MSC8113 Reference Manual, Rev. 0
12-96
Freescale Semiconductor
Memory Controller
BR[0–7, 9, 11] contain the base address and address types that the memory controller uses to
compare the address bus value with the current address accessed. Each register also includes a
memory attribute and selects the machine for memory operation handling.
Note:
When you write BR[9, 11] and OR[9, 11], you must also update the DSI Internal Base
Address Registers (DIBARx) and DSI Internal Address Mask Registers (DIAMRx) in
the correct sequence. BRx[V] should be set only after ORx is programmed.
Table 12-31 describes the BRx fields.
BR9
Base Register 9
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
BA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
See Table 8-7, Banks 9 and 11 Address Space, on page 8-28
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
BA
—
PS
DECC
WP
MS
EMEMC
ATOM
DR
V
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
0
0
0
1
1
0
0
0
0
0
1
0
0
0
0
1
BR11
Base Register 11
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
BA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
See Table 8-7, Banks 9 and 11 Address Space, on page 8-28
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
BA
—
PS
DECC
WP
MS
EMEMC
ATOM
DR
V
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
1
Table 12-31. BRx Bit Descriptions
Name
Reset
Description
Settings
BA
0–16
0x0
Base Address
The upper 17 bits of each base address register are
compared to the address on the address bus to
determine if the bus master is accessing a memory
bank controlled by the memory controller. BRx[BA]
is used with ORx[AM].
Note:
After system reset, BR0[BA] is
0b11111110000000000.
—
17–18
00
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...