MSC8113 Reference Manual, Rev. 0
20-66
Freescale Semiconductor
TDM Interface
TDMxTER contains the status of the transmit data buffers and general transmit events.The
register can be read at any time. Bits are cleared by writing ones to them; writing zero has no
effect.
RSTE
31
0
Receive Second Threshold Event
This field is set when the second thresholds of all the receive
data buffers are filled with received data. The second
threshold pointer is determined by the Receive Data Buffer
Second Threshold. (RDBST) field. For details, see Section
20.2.6
0
No receive second threshold
event has occurred.
1
A receive second threshold
event has occurred.
TDMxTER
TDMx Transmit Event Register
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
—
TSE
ULBE TFTE TSTE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 20-39. TDMxTER Bit Descriptions
Name
Reset
Description
Settings
—
0–27
0
Reserved. Write to zero for future compatibility.
TSE
28
0
Transmit Sync Error
Indicates whether a sync error has occurred. TSE is set
when the transmit frame synchronization is lost (the
synchronization state change from SYNC to HUNT state)
because that a transmit frame sync arrive early or it not
recognized at the expected position. During operation, this bit
indicates errors on the transmit signals of the TDM module.
For details, see Section 20.2.4.3.
0
Normal operation. No
transmit sync error has
occurred.
1
A transmit sync error has
occurred.
ULBE
29
0
Underrun Local Buffer Event
Indicates whether an underrun event has occurred in the
TDM local buffer. This error should not occur during normal
operation. It indicates that the TDM has not received enough
bandwidth on the local bus and therefore cannot read the
data from the data buffers to the TDM local memory. For
details, see Section 20.2.5.
0
No underrun event has
occurred in the TDM local
memory.
1
An underrun event has
occurred in the TDM local
memory.
TFTE
30
0
Transmit First Threshold Event
Indicates whether a first threshold event has occurred. TFTE
is set when the first threshold of all the transmit data buffers
is empty. The first threshold pointer is determined by the
Transmit First Threshold Register (TDMxTFTR). For details,
see Section 20.2.6.3.
0
No transmit first threshold
event has occurred.
1
A transmit first threshold
event has occurred.
Table 20-38. TDMxRER Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...