MQBus Address Space
MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
8-11
8.3 MQBus Address Space
Each SC140 core accesses the shared M2 memory and the boot ROM through the MQBus, which
is mapped on bank 1 of the QBus. The Base Address Register (QBUSBR1) has a reset value of
00F0FC12
TASR
Tag Array Status Register
2
00F0FC14
VBASR
Valid Bit Array Status Register
2
00F0FC16–00F0FEFF
Reserved
00F0FF00
QBUSMR0
QBus Mask for Bank 0
2
00F0FF02
QBUSBR0
QBus Base for Bank 0
2
00F0FF04
QBUSMR1
QBus Mask for Bank 1
2
00F0FF06
QBUSBR1
QBus Base for Bank 1
2
00F0FF08
QBUSMR2
QBus Mask for Bank 2
2
00F0FF0A
QBUSBR2
QBus Base for Bank 2
2
00F0FF0C–00F0FF1F
Reserved
00F0FF20
EQBSBR
EQBS Bank Register
2
00F0FF22–00F0FF2F
Reserved
00F0FF30
ICACR
Instruction Cacheable Area Control Register
2
00F0FF32
ICABR
Instruction Cacheable Area Base Register
2
00F0FF34–00F0FF3F
Reserved
00F0FF60
IFUR
Instruction FU Configuration Register
2
00F0FF62–00F0FF7F
Reserved
00F0FF80
WBFR
WB Flush Register
2
00F0FF82
WBCR
WB Control Register
2
00F0FF84–00F0FF9F
Reserved
00F0FFA0
DBR0
Data Bank 0
4
00F0FFA4
DBR1
Data Bank 1
4
00F0FFA8
DBR2
Data Bank 2
4
00F0FFAC
DBR3
Data Bank 3
4
00F0FFB0–00F0FFEF
Reserved
00F0FFF0
CIDR
Core ID Register
2
00F0FFF2
VR
Version Register
2
00F0FFF4
FLBACRA
FlyBy Address Control Register A
4
00F0FFF8
FLBACRB
FlyBy Address Control Register B
4
00F0FFFC–00FFFFFF
Reserved
Table 8-3. QBus Bank 0 Memory Map (0x00F00000–0x00FFFFFF) (Continued)
Address
Abbreviation
Name
Size in
Bytes
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...