User-Programmable Machines (UPMs)
MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
12-51
12.4.4.1 RAM Words
The RAM word is a 32-bit microinstruction stored in one of 64 locations in the RAM array. It
specifies timing for external signals controlled by the UPM.
RAM Word
RAM Word
MxMR[MAD] indirect
addressing of 1 of 64 entries
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
CST1
CST2
CST3
CST4
BST1
BST2
BST3
BST4
G0L
G0H
G1T1
G1T3
G2T1
G2T3
Type
R/W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
G3T1
G3T3
G4T1/
DLT3
G4T3/
WAEN
G5T1
G5T3
REDO
LOOP
EXEN
AMX
NA
UTA
TODT
LAST
Type
R/W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Table 12-21. RAM Word Bit Settings
Name
Reset
Description
Settings
CST1
0
—
Chip-Select Timing 1
Defines the state of CS during clock phase 1.
0
The value of the CS line at the rising
edge of T1 is zero.
1
The value of the CS line at the rising
edge of T1 is one.
CST2
1
—
Chip-Select Timing 2
Defines the state of CS during clock phase 2.
0
The value of the CS line at the rising
edge of T2 is zero.
1
The value of the CS line at the rising
edge of T2 is one.
CST3
2
—
Chip-Select Timing 3
Defines the state of CS during clock phase 3.
0
The value of the CS line at the rising
edge of T3 is zero.
1
The value of the CS line at the rising
edge of T3 is one.
CST4
3
—
Chip-Select Timing 4
Defines the state of CS during clock phase 4.
0
The value of the CS line at the rising
edge of T4 is zero.
1
The value of the CS line at the rising
edge of T4 is one.
BST1
4
—
Byte-Select Timing 1
Defines the state of BS during clock phase 1.
The final value of the BS lines depends on the
values of BRx[PS], the TSZ lines, and A[29–31]
for the access.
0
The value of the BS lines at the rising
edge of T1 is zero.
1
The value of the BS lines at the rising
edge of T1 is one.
BST2
5
—
Byte-Select Timing 2
Defines the state of BS during clock phase 2.
The final value of the BS lines depends on the
values of BRx[PS], TSZ, and A[29–31] for the
access.
0
The value of the BS lines at the rising
edge of T2 is zero.
1
The value of the BS lines at the rising
edge of T2 is one.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...