MSC8113 Reference Manual, Rev. 0
25-104
Freescale Semiconductor
Ethernet Controller
MIIGSK_IMASK
controls which interrupt events are allowed to generate an actual interrupt. If the
corresponding bits in both the MIIGSK_IEVENT and MIIGSK_IMASK registers are set, an
interrupt is generated. The interrupt signal remains asserted until the IEVENT bit is cleared either
by writing a value of 1 to it or by writing a value of 0 to the corresponding IMASK bit.
MIIGSK_IMASK
MIIGSK SMII Interrupt Mask Register
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
—
Type
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
—
IE7EN IE6EN IE5EN IE4EN IE3EN IE2EN IE1EN IE0EN
Type
R
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-80. MIGSK_IEVENT Bit Descriptions
Bit
Reset
Description
Settings
—
0–23
0
Reserved.
IE7EN
24
0
Interrupt Event 7 Enable
Enabled/disables interrupt event 7.
0
Interrupt 7 disabled.
1
Interrupt 7 enabled.
IE6EN
25
0
Interrupt Event 6 Enable
Enabled/disables interrupt event 6.
0
Interrupt 6 disabled.
1
Interrupt 6 enabled.
IE5EN
25
0
Interrupt Event 5 Enable
Enabled/disables interrupt event 5.
0
Interrupt 5 disabled.
1
Interrupt 5 enabled.
IE4EN
25
0
Interrupt Event 4 Enable
Enabled/disables interrupt event 4.
0
Interrupt 4 disabled.
1
Interrupt 4 enabled.
IE3EN
25
0
Interrupt Event 3 Enable
Enabled/disables interrupt event 3.
0
Interrupt 3 disabled.
1
Interrupt 3 enabled.
IE2EN
25
0
Interrupt Event 2 Enable
Enabled/disables interrupt event 2.
0
Interrupt 2 disabled.
1
Interrupt 2 enabled.
IE1EN
25
0
Interrupt Event 1 Enable
Enabled/disables interrupt event 1.
0
Interrupt 1 disabled.
1
Interrupt 1 enabled.
IE0EN
25
0
Interrupt Event 0 Enable
Enabled/disables interrupt event 0.
0
Interrupt 0 disabled.
1
Interrupt 0 enabled.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...