MSC8113 Reference Manual, Rev. 0
20-46
Freescale Semiconductor
TDM Interface
TFSD
26–27
0
Transmit Frame Sync Delay
With the TDE and the TFSE bits, determines the
number of clocks between the transmit sync
signal and the first data bit of the transmit frame.
For examples, see Section 20.2.4.2.
Refer to
Note:
If the transmit channel size is 2
(TCS = 0x1) then the TFSD field value
can be only 0 or 1.
TSL
28
0
Transmit Sync Level
Determines the polarity of the transmit sync
signal. For details, see Section 20.2.4.2.
0
Transmit sync is active on logic 1.
1
Transmit sync is active on logic 0.
TDE
29
0
Transmit Data Edge
Determines whether the transmit data is driven
out on the rising or falling edge of the transmit
clock. For details, see Section 20.2.4.2.
0
The transmit data is driven out on the rising
edge of the transmit clock.
1
The transmit data is driven out on the falling
edge of the transmit clock.
TFSE
30
0
Transmit Frame Sync Edge
Determines whether the transmit frame sync
signal is sampled with the rising or falling edge
of the receive clock. For details, see Section
20.2.4.2.
0
The transmit frame sync signal is sampled
with the rising edge of the transmit clock.
1
The transmit frame sync signal is sampled
with the falling edge of the transmit clock.
TRDO
31
0
Transmit Reversed Data Order
For examples, see Section 20.2.4.4.
0
The most significant bit of the memory is
sent out at the first transmit data bit.
1
The least significant bit of the memory is
sent out at the first transmit data bit.
Table 20-13. Transmit Data Delay for Transmit Frame Sync
Frame Sync Delay
Frame Sync Edge
Data Edge
Transmit Clocks
1
00
0
0
–1
2
00
0
1
–0.5
2
00
1
0
–0.5
2
00
1
1
–1
2
01
0
0
0
01
0
1
0.5
01
1
0
0.5
01
1
1
0
10
0
0
1
10
0
1
1.5
10
1
0
1.5
10
1
1
1
11
0
0
2
11
0
1
2.5
11
1
0
2.5
11
1
1
2
Notes: 1.
Transmit clocks is the number of transmit clocks between the first transmit frame sync sample and the first data
bit of the frame that is driven out.
2.
The field value is negative because the data is driven out before the transmit frame sync sample.
Table 20-12. TDMxTIR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...