MSC8113 Reference Manual, Rev. 0
5-14
Freescale Semiconductor
Reset
INTOUT
2
0
INT_OUT or IRQ7 Selection
Defines the initial value of SIUMCR[INTOUT].
See Section 4.2, SIU Programming Model.
0
IRQ7/INT_OUT is IRQ7.
1
IRQ7/INT_OUT is INT_OUT.
EBM
3
0
External Bus Mode
Defines the initial value of BCR[EBM]. See
Section 4.2, SIU Programming Model.
0
Single MSC8113 bus mode.
1 60x-compatible
bus
mode.
BPS
4–5
00
Boot Port Size
Defines the initial value of BR0[PS], the port size
for memory controller bank 0. See Section 12.8,
Memory Controller Programming Model.
00 64-bit port size.
01 8-bit port size.
10 16-bit port size.
11
32-bit port size.
SCDIS
6
0
SC140 Cores Disabled
Enables/disables the SC140 cores. See Chapter
9, Extended Core.
0 SC140
cores
enabled.
1 SC140
cores
disabled.
ISPS
7
0
Internal Space Port Size
Defines the initial value of BCR[ISPS]. Setting
ISPS enables a 32-bit master to access the
MSC8113 internal space. See Section 4.2, SIU
Programming Model.
Note: When the ISPS bit is set, an external
master can only access the MSC8113 internal
space using 32-bit single accesses.
0
MSC8113 acts as a 64-bit slave to
external masters access to its internal
space.
1
MSC8113 acts as a 32-bit slave to
external masters access to its internal
space.
IRPC
8
0
Interrupt Pin Configuration
Defines the initial value of SIUMCR[IRPC] and
burst address pin functionality. See Section 4.2,
SIU Programming Model.
0
IRQ5/IRQ2/IRQ3.
1
BADDR29/BADDR30/BADDR31.
—
9
0
Reserved. Write to zero for future compatibility.
DPPC
10–11
00
Data Parity Pin Configuration
Defines the initial value of SIUMCR[DPPC] and
DMA channel request/acknowledge pin
functionality. See Section 4.2, SIU Programming
Model.
00 NC/IRQ[1–7].
01 DP[0–7].
10 DREQ[1–4]/DACK[1–4].
11
EXT_BR[2–3]/EXT_BG[2–3]/
EXT_DBG[2–3]/IRQ[6–7].
NMI OUT
12
0
NMI OUT
Defines the host core to handle a non-maskable
interrupt (NMI) event.
0
NMI is serviced by SC140s.
1
NMI is routed to NMI_OUT and
serviced by the external host.
ISBSEL
13–15
000
Initial Internal Space Base Select
Defines the initial value of IMMR[ISB], which
determines the base address of the internal
memory space. See Section 4.2, SIU
Programming Model. The SC140 internal address
space spans from 0x00000000
–
0x00FFFFFF (16
MB). Therefore it is not advisable to map the
IMMR in this space, since the SC140s cannot
access the SIU registers. See Chapter 12,
Memory Controller.
000
0xF0000000
001
0xF0F00000
010
0xFF000000
011
0xFFF00000
100
Reserved. Do not use this option.
101
Reserved. Do not use this option.
110
0x0F000000
111
0x0FF00000
—
16
0
Reserved. Write to zero for future compatibility.
Table 5-8. Hard Reset Configuration Word Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...