MSC8113 Reference Manual, Rev. 0
22-8
Freescale Semiconductor
Timers
22.1 Timers Programming Model
All timer registers are mapped into the IPBus address space. Refer to Chapter 8, Memory Map.
The timer registers are divided into configuration, control, and status registers as follows:
Configuration registers. Configure the timer input and output forms, the timer operation
mode, and the compare values. Program each register before the timer is enabled and do
not change the values while the timer is enabled. There are both global configuration
registers and configuration registers for individual timers. Writing to configuration
registers is not allowed when the timers are enabled.
Control registers. Enable the timers and the interrupts. These registers can be changed
during timer operation. There are both global control registers and control registers for
individual timers.
Status registers. Can be accessed at any time.
Note:
The global configuration and control registers configure all 16 timers in a module,
including the registers that define the I/O.
This section describes the timer module registers, which are listed as follows:
Timer General Configuration Register A (TGCRA), page 22-9
Timer General Configuration Register B (TGCRB), page 22-10
Timer Interrupt Enable Register A (TIERA), page 22-11
Timer Interrupt Enable Register B (TIERB), page 22-11
Timer Configuration Register A (TCFRA[0–15]), page 22-12
Timer Configuration Register B (TCFRB[0–15]), page 22-14
Timer Compare Register A (TCMPA[0–15]), page 22-15
Timer Compare Register B (TCMPB[0–15]), page 22-15
Timer Control Register A (TCRA[0–15]), page 22-16
Timer Control Register B (TCRB[0–15]), page 22-16
Timer Status Register A (TSRA), page 22-17
Timer Status Register B(TSRB), page 22-17
Timer Event Register A (TERA), page 22-18
Timer Event Register B (TERB), page 22-18
Timer Count Register A (TCNRA[0–15]), page 22-19
Timer Count Register B (TCNRB[0–15]), page 22-20
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...