MSC8113 Reference Manual, Rev. 0
17-34
Freescale Semiconductor
Interrupt Processing
IMAP[31–24]
2–3, 6–7,
10–11,
14–15,
18–19,
22–23,
26–27,
30–31
0
Map selection of
interrupt source
31–24.
00 Route an enabled interrupt line through IRQOUTB0 into the PIC.
01 Route an enabled interrupt line through IRQOUTB1 into the PIC.
10 Route an enabled interrupt line through IRQOUTB2 into the PIC.
11 Route an enabled interrupt line through IRQOUTB3 into the PIC.
LICBICR1
LIC Group B Interrupt Configuration Register 1
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
EM23
IMAP23
EM22
IMAP22
EM21
IMAP21
EM20
IMAP20
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
0
1
0
0
0
1
0
0
0
1
0
0
0
1
0
0
Bit
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
EM19
IMAP19
EM18
IMAP18
EM17
IMAP17
EM16
IMAP16
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Boot
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 17-19. LICBICR1 Bit Descriptions
Name
Reset
Description
Settings
EM[23–16]
0–1, 4–5, 8–9,
12–13, 16–17,
20–21, 24–25,
28–29
0
Edge mode selection
for interrupt source
23–16.
00 Level Mode. The corresponding interrupt status bit in LICBISR continuously
reflects the interrupt source (read only).
01 Single Edge Mode. The interrupt second edge is ignored, and the
corresponding second edge status bit in LICBIESR is constantly cleared.
10 Second Edge Detection Mode. When the interrupt generates a second edge
while the corresponding bit in the LICBISR is set, the interrupt is captured by
the corresponding bit in the LICBIESR and the LICSEIRQ global interrupt
line is asserted towards the PIC.
11 Reserved.
IMAP[23–16]
2–3, 6–7,
10–11, 14–15,
18–19, 22–23,
26–27, 30–31
0
Map selection of
interrupt source
23–16.
00 Route an enabled interrupt line through IRQOUTB0 into the PIC.
01 Route an enabled interrupt line through IRQOUTB1 into the PIC.
10 Route an enabled interrupt line through IRQOUTB2 into the PIC.
11 Route an enabled interrupt line through IRQOUTB3 into the PIC.
Table 17-18. LICBICR0 Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...