MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
B-25
TSRA
Timer Status Register A
TSRB
Timer Status Register B
TSZx
Transfer size signal (
TSZ[0–3]
). The system bus master drives these pins
with a value indicating the amount of bytes transferred in the current
transaction.
TTx
Bus transfer type signal (
TT[0–4]
). The system bus master drives these pins
during the address tenure to specify the type of the transaction.
Tx
Transmit.
UART
Universal asynchronous receiver/transmitter. A serial communications
interface.
UPM
User-programmable machine. The MSC8113 memory controller has three
UPMs. The UPMs support address multiplexing of the 60x-compatible
system bus, refresh timers, and generation of programmable control
signals for row address and column address strobes to allow for a glueless
interface to DRAMs, burstable SRAMs, and almost any other kind of
peripheral. The UPM can generate different timing patterns for the control
signals that govern a memory device. These patterns define how the
external control signals behave during a read, write, burst-read, or
burst-write access request. Refresh timers are also available to
periodically generate user-defined refresh cycles.
URXD
UART receive data line.
UTXD
UART transmit data line.
VA
Virtual address.
VAB
Vector address bus.
VBA
Vector Base Address Register
VBASR
Valid Bit Array Status Register
V
CCSYN
Input power for PLLs.
V
DD
Input power for the SC140 cores.
V
DDH
Input power for I/O lines.
VIGR
Virtual Interrupt Generation Register.
VISR
Virtual Interrupt Status Register.
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...