TDM Programming Model
MSC8113 Reference Manual, Rev. 0
Freescale Semiconductor
20-37
RTSAL
28–31
0
Receive and Transmit Sharing and Active Links
Defines the TDM serial interface operating mode. It
determines whether the TDM transmit and receive
paths are independent or share the same clock and
sync. It also determines whether the TDM receive
and transmit share the data links. Bits 2 and 3
determine the receive and transmit sharing mode,
and bits 1 and 0 determine the number of active
data links.
Note:
If RTSAL [3–2]= 01 or 11, some
parameters of the receive and transmit
path should be the same.
The value of the TDMxRFP[RNCF], RCS and RT1
fields should be equal to that of the
TDMxTFP[TNCF], TCS, and TT1 fields. The value
of the TDMxRIR[RFSE] and TDMxRIR[RSL] fields
should be equal to the that of the TDMxTIR[TFSE]
and TDMxTIR[TSL] fields, respectively. These fields
are described on page 20-43 through page 20-45.
For details, see Section 20.2.1, Common Signals
for the TDM Modules, on page 20-8.
Note:
Unused signals should not be configured
as dedicated signals in the PAR.
0000 The receive and transmit are
independent.The TDM receives one
data link and transmits one data link.
0001The receive and transmit are
independent. The TDM receives two
data links and transmits two data
link***s (valid only if CTS=1).
0010Reserved.
0011Reserved.
0100The receive and transmit share the
frame clock and frame sync.The TDM
receives one data link and transmits
one data link.
0101The receive and transmit share the
frame sync and frame clock. The TDM
receives two data links and transmits
two data links.
0110Reserved.
0111Reserved.
1000Reserved.
1001Reserved.
1010Reserved.
1011Reserved.
1100 The receive and transmit share the
frame sync, frame clock, and one full
duplex data link.
1101The receive and transmit share the
frame sync, frame clock, and two full
duplex data links.
1110Reserved.
1111The receive and transmit share the
frame sync, frame clock, and four full
duplex data links.
Table 20-8. TDM Signal Configuration When TDM Modules Share Signals
RTSAL[0–3] Field
Value
Description
0000
Receive clock: TDM1TCLK
Transmit clock: TDM0TCLK
Receive sync: TDM1TSYN
Transmit sync: TDM0TSYN
Receive data links: TDMxRDAT
Transmit data links: TDMxTDAT
Unused signals: TDMxRCLK, TDMxRSYN.
Note:
The x specifies the TDM number of TDMs that share signals. For example if TDM0, TDM1,
and TDM2 share signals, then x is equal to 0,1, and 2 and the receive data links are
TDM0RDAT, TDM1RDAT, and TDM2RDAT.
Table 20-7. TDMxGIR Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...