MSC8113 Reference Manual, Rev. 0
25-56
Freescale Semiconductor
Ethernet Controller
BSYEN
2
0
Busy Interrupt Enable
0
BI disabled.
1
BI enabled.
EBERREN
3
0
Ethernet Controller Bus Error Enable
0
EBERR disabled.
1
EBERR enabled.
—
4
0
Reserved. Write to zero for future compatibility.
MSROEN
5
0
MSTAT Register Overflow Interrupt Enable
0
MSROI disabled.
1
MSROI enabled.
GTSCEN
6
0
Graceful Transmit Stop Complete Interrupt Enable
0
GTSCI disabled.
1
GTSCI enabled.
BTEN
7
0
Babbling Transmitter Interrupt Enable
0
BTI disabled.
1
BTI enabled.
TXCEN
8
0
Transmit Control Interrupt Enable
0
TCI disabled.
1
TCI enabled.
TXEEN
9
0
Transmit Error Interrupt Enable
0
TEI disabled.
1
TEI enabled.
TXBEN
10
0
Transmit Buffer Interrupt Enable
0
TBI disabled.
1
TBI enabled.
TXFEN
11
0
Transmit Frame Interrupt Enable
0
TFI disabled.
1
TFI enabled.
IEEN
12
0
Insertion Error Interrupt Enable
0
IEI disabled.
1
IEI enabled.
LCEN
13
0
Late Collision Enable
0
LC disabled.
1
LC enabled.
CRLEN
14
0
Collision Retry Limit Enable
0
CRL disabled.
1
CRL enabled.
XFUNEN
15
0
Transmit FIFO Underrun Enable
0
TFU disabled.
1
TFU enabled.
RXBEN0
16
0
Receive Buffer Queue 0 Interrupt Enable
0
RBQ0I disabled.
1
RBQ0I enabled.
RXBEN1
17
0
Receive Buffer Queue 1 Interrupt Enable
0
RBQ10I disabled.
1
RBQ1I enabled.
RXBEN2
18
0
Receive Buffer Queue 2 Interrupt Enable
0
RBQ2I disabled.
1
RBQ2I enabled.
RXBEN3
19
0
Receive Buffer Queue 3 Interrupt Enable
0
RBQ3I disabled.
1
RBQ3I enabled.
—
20–22
0
Reserved. Write to zero for future compatibility.
GRSCEN
23
0
Graceful Receive Stop Complete Interrupt Enable
0
GRSCI disabled.
1
GRSCI enabled.
RXFEN0
24
0
Receive Frame Queue 0 Interrupt Enable
0
RFQ0I disabled.
1
RFQ0I enabled.
RXFEN1
25
0
Receive Frame Queue 1 Interrupt Enable
0
RFQ10I disabled.
1
RFQ1I enabled.
RXFEN2
26
0
Receive Frame Queue 2 Interrupt Enable
0
RFQ2I disabled.
1
RFQ2I enabled.
Table 25-20. IMASK Bit Descriptions (Continued)
Bit
Reset
Description
Settings
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...