MSC8113 Reference Manual, Rev. 0
8-64
Freescale Semiconductor
Memory Map
18D000–18D3FC
TDM3 RCPR[0–255]
TDM3 Receive Channel Parameters Register 0–255
4 each
18D400–18D7FF
Reserved
18D800–18DFFF
TDM3 Transmit Local Memory
2 K
18E000–18E7FF
Reserved
18E800–18EBFC
TDM3 TCPR[0–255]
TDM3 Transmit Channel Parameters Register 0–255
4 each
18EC00–18FF1F
Reserved
18FF20
TDM3TSR
TDM3 Transmit Status Register
4
18FF28
TDM3RSR
TDM3 Receive Status Register
4
18FF30
TDM3ASR
TDM3 Adaptation Status Register
4
18FF38
TDM3TER
TDM3 Transmit Event Register
4
18FF40
TDM3RER
TDM3 Receive Event Register
4
18FF48
TDM3TNB
TDM3 Transmit Number of Buffers
4
18FF50
TDM3RNB
TDM3 Receive Number of Buffers
4
18FF58
TDM3TDBDR
TDM3 Transmit Data Buffer Displacement Register
4
18FF60
TDM3RDBDR
TDM3 Receive Data Buffer Displacement Register
4
18FF68
TDM3ASDR
TDM3 Adaptation Sync Distance Register
4
18FF70
TDM3TIER
TDM3 Transmit Interrupt Enable Register
4
18FF78
TDM3RIER
TDM3 Receive Interrupt Enable Register
4
18FF80
TDM3TDBST
TDM3 Transmit Data Buffer Second Threshold
4
18FF88
TDM3RDBST
TDM3 Receive Data Buffer Second Threshold
4
18FF90
TDM3TDBFT
TDM3 Transmit Data Buffer First Threshold
4
18FF98
TDM3RDBFT
TDM3 Receive Data Buffer First Threshold
4
18FFA0
TDM3TCR
TDM3 Transmit Control Register
4
18FFA8
TDM3RCR
TDM3 Receive Control Register
4
18FFB0
TDM3ACR
TDM3 Adaptation Control Register
4
18FFB8
TDM3TGBA
TDM3 Transmit Global Base Address
4
18FFC0
TDM3RGBA
TDM3 Receive Global Base Address
4
18FFC8
TDM3TDBS
TDM3 Transmit Data Buffer Size
4
18FFD0
TDM3RDBS
TDM3 Receive Data Buffer Size
4
18FFD8
TDM3TFP
TDM3 Transmit Frame Parameters
4
18FFE0
TDM3RFP
TDM3 Receive Frame Parameters
4
18FFE8
TDM3TIR
TDM3 Transmit Interface Register
4
18FFF0
TDM3RIR
TDM3 Receive Interface Register
4
18FFF8
TDM3GIR
TDM3 General Interface Register
4
190000–1B800F
Reserved
1B8010
IEVENT
Interrupt Event Register
4
1B8014
IMASK
Interrupt Mask Register
4
1B8020
ECNTRL
Ethernet Control Register
4
1B8024
MINFLR
Minimum Frame Length Register
4
1B8028
PTV
Pause Time Value Register
4
1B802C
DMACTRL
DMA Control Register
4
Table 8-10. DSI Address Map (0x000000–0x1FFFFF) (Continued)
Address
Abbreviation
Name
Size in
Bytes
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...