![NXP Semiconductors MSC8113 Reference Manual Download Page 638](http://html1.mh-extra.com/html/nxp-semiconductors/msc8113/msc8113_reference-manual_1721628638.webp)
MSC8113 Reference Manual, Rev. 0
20-16
Freescale Semiconductor
TDM Interface
20.2.4.2 Sync In Configuration
TDMxRSYN
is an input that identifies the beginning of the received frame.
TDMxTSYN
can be an
input or output from the TDM, but the transmitter refers to the transmit sync as an input because
the connection between the
sync_out
signal and the transmit sync (
tsync
) occurs only in the TDM
I/O matrix. Figure 20-19 illustrates the relation between the data, the sync, and the clock for
various configurations. The receive data and frame sync are sampled with the rising or falling
edge of the receive clock. The transmit frame sync is sampled with the rising or falling edge of
the transmit clock. The transmit data drives out at the rising or falling edge of the transmit clock.
The delay between the first data bit of the frame and the sync is referred to as the rising edge of
the sync. Table 20-5 lists the frame sync controls.
The receive delay when the receive sync and the receive data are not sampled at the same clock
edge is RFSD + 0.5. The transmit data can be driven out before the transmit sync sample.
Therefore, the transmit delay when the transmit sync and transmit data are sampled/driven out at
the same clock edge is (TFSD – 1). And when the sync and the data sampled/driven out at
different clock edge is (TFSD – 1 + 0.5).
Table 20-5. Transmit and Receive Frame Configuration
Control
Register
Which receive clock edge samples the receive frame sync. If RFSE is clear, the
receive frame sync is sampled on the rising edge of the receive clock.
TDMxRIR[RFSE] bit
Which transmit clock edge samples the transmit frame sync. If TFSE is clear,
the transmit frame sync is sampled on the rising edge of the transmit clock.
TDMxTIR[TFSE] bit, page 20-45
Which receive clock samples the receive data. If RDE is clear, the receive data
sync is sampled on the rising edge of the receive clock.
TDMxRIR[RDE] bit, page 20-43
Which transmit clock edge drives out the data. If TDE is clear, then the transmit
data is driven out on the rising edge of the transmit clock.
TDMxTIR[TDE] bit, page 20-45
Determines the receive sync level. If RSL is clear the receive sync level is high.
TDMxRIR[RSL] bit, page 20-43
Determines the transmit sync level. If TSL is clear the transmit sync level is
high.
TDMxTIR[TSL] bit, page 20-45
Determines the timing of the receive frame sync signal relative to the first data
bit of the receive frame.
TDMxRIR[RFSD] field, page 20-43
Determines the timing of the transmit frame sync signal relative to the first data
bit of the transmit frame.
TDMxTIR[TFSD] field, page 20-45
Summary of Contents for MSC8113
Page 1: ...MSC8113 Reference Manual Tri Core 16 Bit Digital Signal Processor MSC8113RM Rev 0 May 2008 ...
Page 20: ...MSC8113 Reference Manual Rev 0 xx Freescale Semiconductor Contents ...
Page 28: ...MSC8113 Reference Manual Rev 0 xxviii Freescale Semiconductor ...
Page 56: ...MSC8113 Reference Manual Rev 0 1 28 Freescale Semiconductor MSC8113 Overview ...
Page 76: ...MSC8113 Reference Manual Rev 0 2 20 Freescale Semiconductor SC140 Core Overview ...
Page 134: ...MSC8113 Reference Manual Rev 0 4 30 Freescale Semiconductor System Interface Unit SIU ...
Page 168: ...MSC8113 Reference Manual Rev 0 6 18 Freescale Semiconductor Boot Program ...
Page 180: ...MSC8113 Reference Manual Rev 0 7 12 Freescale Semiconductor Clocks ...
Page 260: ...MSC8113 Reference Manual Rev 0 8 80 Freescale Semiconductor Memory Map ...
Page 300: ...MSC8113 Reference Manual Rev 0 9 40 Freescale Semiconductor Extended Core ...
Page 304: ...MSC8113 Reference Manual Rev 0 10 4 Freescale Semiconductor MQBus and M2 Memory ...
Page 308: ...MSC8113 Reference Manual Rev 0 11 4 Freescale Semiconductor SQBus ...
Page 590: ...MSC8113 Reference Manual Rev 0 17 46 Freescale Semiconductor Interrupt Processing ...
Page 614: ...MSC8113 Reference Manual Rev 0 18 24 Freescale Semiconductor Debugging ...
Page 622: ...MSC8113 Reference Manual Rev 0 19 8 Freescale Semiconductor Internal Peripheral Bus IPBus ...
Page 724: ...MSC8113 Reference Manual Rev 0 21 32 Freescale Semiconductor UART ...
Page 920: ...MSC8113 Reference Manual Rev 0 25 150 Freescale Semiconductor Ethernet Controller ...
Page 1171: ...MSC8113 Reference Manual Rev 0 Freescale Semiconductor C 61 EF wait_rts P 01077FFC 9F rts 71 ...
Page 1172: ...MSC8113 Reference Manual Rev 0 C 62 Freescale Semiconductor MSC8113 Boot Code ...
Page 1202: ...MSC8113 Reference Manual Rev 0 Index 30 Freescale Semiconductor Index ...