D-21
INSTRUCTION SET OPCODES AND CLOCK CYCLES
Table D-4. Mnemonic Encoding Matrix (Right Half)
x8
x9
xA
xB
xC
xD
xE
xF
OR
b,f,r/m
OR
w,f,r/m
OR
b,t,r/m
OR
w,t,r/m
OR
b,i
OR
w,i
PUSH
CS
0x
SBB
b,f,r/m
SBB
w,f,r/m
SBB
b,t,r/m
SBB
w,t,r/m
SBB
b,i
SBB
w,i
PUSH
DS
POP
DS
1x
SUB
b,f,r/m
SUB
w,f,r/m
SUB
b,t,r/m
SUB
w,t,r/m
SUB
b,i
SUB
w,i
SEG
=CS
DAS
2x
CMP
b,f,r/m
CMP
w,f,r/m
CMP
b,t,r/m
CMP
w,t,r/m
CMP
b,i
CMP
w,i
SEG
=DS
AAS
3x
DEC
AX
DEC
CX
DEC
DX
DEC
BX
DEC
SP
DEC
BP
DEC
SI
DEC
DI
4x
POP
AX
POP
CX
POP
DX
POP
BX
POP
SP
POP
BP
POP
SI
POP
DI
5x
PUSH
w,i
IMUL
w,i
PUSH
b,i
IMUL
w,i
INS
b
INS
w
OUTS
b
OUTS
w
6x
JS
JNS
JP/
JPE
JNP/
JPO
JL/
JNGE
JNL/
JGE
JLE/
JNG
JNLE/
JG
7x
MOV
b,f,r/m
MOV
w,f,r/m
MOV
b,t,r/m
MOV
w,t,r/m
MOV
sr,f,r/m
LEA
MOV
sr,t,r/m
POP
r/m
8x
CBW
CWD
CALL
L,D
WAIT
PUSHF
POPF
SAHF
LAHF
9x
TEST
b,ia
TEST
w,ia
STOS
STOS
LODS
LODS
SCAS
SCAS
Ax
MOV
i
→
AX
MOV
i
→
CX
MOV
i
→
DX
MOV
i
→
BX
MOV
i
→
SP
MOV
i
→
BP
MOV
i
→
SI
MOV
i
→
DI
Bx
ENTER
LEAVE
RET
l(i+SP)
RET
l
INT
type 3
INT
(any)
INTO
IRET
Cx
ESC
0
ESC
1
ESC
2
ESC
3
ESC
4
ESC
5
ESC
6
ESC
7
Dx
CALL
JMP
JMP
JMP
IN
IN
OUT
OUT
Ex
CLC
STC
CLI
STI
CLS
STD
Grp2
b,r/m
Grp2
w,r/m
Fx
NOTE: Table D-5 defines abbreviations used in this matrix. Shading indicates reserved opcodes.
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......