INSTRUCTION SET OPCODES AND CLOCK CYCLES
D-20
Table D-4. Mnemonic Encoding Matrix (Left Half)
x0
x1
x2
x3
x4
x5
x6
x7
0x
ADD
b,f,r/m
ADD
w,f,r/m
ADD
b,t,r/m
ADD
w,t,r/m
ADD
b,ia
ADD
w,ia
PUSH
ES
POP
ES
1x
ADC
b,f,r/m
ADC
w,f,r/m
ADC
b,t,r/m
ADC
w,t,r/m
ADC
b,i
ADC
w,i
PUSH
SS
POP
SS
2x
AND
b,f,r/m
AND
w,f,r/m
AND
b,t,r/m
AND
w,t,r/m
AND
b,i
AND
w,i
SEG
=ES
DAA
3x
XOR
b,f,r/m
XOR
w,f,r/m
XOR
b,t,r/m
XOR
w,t,r/m
XOR
b,i
XOR
w,i
SEG
=SS
AAA
4x
INC
AX
INC
CX
INC
DX
INC
BX
INC
SP
INC
BP
INC
SI
INC
DI
5x
PUSH
AX
PUSH
CX
PUSH
DX
PUSH
BX
PUSH
SP
PUSH
BP
PUSH
SI
PUSH
DI
6x
PUSHA
POPA
BOUND
w,f,r/m
7x
JO
JNO
JB/
JNAE/
JC
JNB/
JAE/
JNC
JE/
JZ
JNE/
JNZ
JBE/
JNA
JNBE/
JA
8x
Immed
b,r/m
Immed
w,r/m
Immed
b,r/m
Immed
is,r/m
TEST
b,r/m
TEST
w,r/m
XCHG
b,r/m
XCHG
w,r/m
9x
NOP
(XCHG)
AX
XCHG
CX
XCHG
DX
XCHG
BX
XCHG
SP
XCHG
BP
XCHG
SI
XCHG
DI
Ax
MOV
m
→
AL
MOV
m
→
AX
MOV
AL
→
m
MOV
AX
→
m
MOVS
MOVS
CMPS
CMPS
Bx
MOV
i
→
AL
MOV
i
→
CL
MOV
i
→
DL
MOV
i
→
BL
MOV
i
→
AH
MOV
i
→
CH
MOV
i
→
DH
MOV
i
→
BH
Cx
Shift
b,i
Shift
w,i
RET
(i+SP)
RET
LES
LDS
MOV
b,i,r/m
MOV
w,i,r/m
Dx
Shift
b
Shift
w
Shift
b,v
Shift
w,v
AAM
AAD
XLAT
Ex
LOOPNZ/
LOOPNE
LOOPZ/
LOOPE
LOOP
JCXZ
IN
IN
OUT
OUT
Fx
LOCK
REP
REP
z
HLT
CMC
Grp1
b,r/m
Grp1
w,r/m
NOTE: Table D-5 defines abbreviations used in this matrix. Shading indicates reserved opcodes.
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......