INSTRUCTION SET DESCRIPTIONS
C-4
Table C-4. Instruction Set
Name
Description
Operation
Flags
Affected
AAA
ASCII Adjust for Addition:
AAA
Changes the contents of register AL to
a valid unpacked decimal number; the
high-order half-byte is zeroed.
Instruction Operands:
none
if
((AL) and 0FH) > 9 or (AF) = 1
then
(AL)
←
(AL) + 6
(AH)
←
(AH) + 1
(AF)
←
1
(CF)
←
(AF)
(AL)
←
(AL) and 0FH
AF
ü
CF
ü
DF –
IF –
OF ?
PF ?
SF ?
TF –
ZF ?
AAD
ASCII Adjust for Division:
AAD
Modifies the numerator in AL before
dividing two valid unpacked decimal
operands so that the quotient
produced by the division will be a valid
unpacked decimal number. AH must
be zero for the subsequent DIV to
produce the correct result. The
quotient is returned in AL, and the
remainder is returned in AH; both high-
order half-bytes are zeroed.
Instruction Operands:
none
(AL)
←
(AH) × 0AH + (AL)
(AH)
←
0
AF ?
CF ?
DF –
IF –
OF ?
PF
ü
SF
ü
TF –
ZF
ü
AAM
ASCII Adjust for Multiply:
AAM
Corrects the result of a previous multi-
plication of two valid unpacked
decimal operands. A valid 2-digit
unpacked decimal number is derived
from the content of AH and AL and is
returned to AH and AL. The high-order
half-bytes of the multiplied operands
must have been 0H for AAM to
produce a correct result.
Instruction Operands:
none
(AH)
←
(AL) / 0AH
(AL)
←
(AL) % 0AH
AF ?
CF ?
DF –
IF –
OF ?
PF
ü
SF
ü
TF –
ZF
ü
NOTE: The three symbols used in the Flags Affected column are defined as follows:
– the contents of the flag remain unchanged after the instruction is executed
? the contents of the flag is undefined after the instruction is executed
ü
the flag is updated after the instruction is executed
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......