BUS INTERFACE UNIT
3-30
Figure 3-25. HALT Bus Cycle
Note 2
011
CLKOUT
ALE
S2:0
AD15:0
[AD7:0]
[A15:8]
A19:16
Note 1
NOTES:
Note 3
Note 2
Note 3
Note 2
Note 4
T1
TI
TI
2. The AD15:0 bus, or AD7:0 and A15:8 buses for an 8-bit device, drive to a
zero (all low) at this time if Powerdown Mode is enabled. When Powerdown
Mode is not enabled, the AD15:0 [AD7:0] bus either floats or drives previous
write data, and A15:8 (8-bit device) continues to drive its previous value.
3. The AD15:0 bus, or AD7:0 and A15:8 buses for an 8-bit device, drive to a
zero (all low) at this time if Idle Mode is enabled. When Idle Mode is not
enabled, the AD15:0 [AD7:0] bus either floats or drives previous write data,
and A15:8 (8-bit device) continues to drive its previous value.
4. The A19:16 bus either drives zero (all low) or 8H (all low except A19/S6,
which can be high if the previous bus cycle was a DMA or refresh operation).
If either Idle or Powerdown Mode is enabled, the A19:16 bus drives zeros
(all low) at phase 1 of TI. Otherwise, the previous value remains active.
1. The AD15:0 [AD7:0] bus can be floating, driving a previous write data value,
or driving the next instruction prefetch address value. For an 8-bit device,
A15:8 either drives the previous bus address value or the next instruction
prefetch address value.
BHE
[RFSH = 1]
A1088-0A
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......