INSTRUCTION SET DESCRIPTIONS
C-34
POPA
Pop All:
POPA
Pops all data, pointer, and index
registers off of the stack. The SP value
popped is discarded.
Instruction Operands:
none
(DI)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
(SI)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
(BP)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
(BX)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
(DX)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
(CX)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
(AX)
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
AF –
CF –
DF –
IF –
OF –
PF –
SF –
TF –
ZF –
POPF
Pop Flags:
POPF
Transfers specific bits from the word at
the current top of stack (pointed to by
register SP) into the 8086/8088 flags,
replacing whatever values the flags
previously contained. SP is then
incremented by two to point to the new
top of stack.
Instruction Operands:
none
Flags
←
((SP) + 1:(SP))
(SP)
←
(SP) + 2
AF
ü
CF
ü
DF
ü
IF
ü
OF
ü
PF
ü
SF
ü
TF
ü
ZF
ü
PUSH
Push:
PUSH src
Decrements SP by two and then
transfers a word from the source
operand to the top of stack now
pointed to by SP.
Instruction Operands:
PUSH reg
PUSH seg-reg (CS legal)
PUSH mem
(SP)
←
(SP) – 2
((SP) + 1:(SP))
←
(src)
AF –
CF –
DF –
IF –
OF –
PF –
SF –
TF –
ZF –
Table C-4. Instruction Set (Continued)
Name
Description
Operation
Flags
Affected
NOTE: The three symbols used in the Flags Affected column are defined as follows:
– the contents of the flag remain unchanged after the instruction is executed
? the contents of the flag is undefined after the instruction is executed
ü
the flag is updated after the instruction is executed
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......