DIRECT MEMORY ACCESS UNIT
10-16
Figure 10-11. DMA Control Register (Continued)
Register Name:
DMA Control Register
Register Mnemonic:
DxCON
Register Function:
Controls DMA channel parameters.
Bit
Mnemonic
Bit Name
Reset
State
Function
TC
Terminal
Count
X
Set TC to terminate transfers on Terminal Count. This bit
is ignored for unsynchronized transfers (that is, the DMA
channel behaves as if TC is set, regardless of its
condition).
INT
Interrupt
X
Set INT to generate an interrupt request on Terminal
Count. The TC bit must be set to generate an interrupt.
SYN1:0
Synchroni-
zation Type
XX
Selects channel synchronization:
SYN1 SYN0 Synchronization Type
0 0 Unsynchronized
0 1 Source-synchronized
1 0 Destination-synchronized
1 1 Reserved (do
not
use)
P
Relative
Priority
X
Set P to select high priority for the channel; clear P to
select low priority for the channel.
IDRQ
Internal
DMA
Request
Select
X
Set IDRQ to select internal DMA requests and ignore
the external DRQ pin. Clear IDRQ to select the DRQ pin
as the source of DMA requests. When IDRQ is set, the
channel must be configured for source-synchronized
transfers (SYN1:0 = 01).
NOTE: Reserved register bits are shown with gray shading. Reserved bits must be written to a
logic zero to ensure compatibility with future Intel products.
15
0
S
T
R
T
C
H
G
W
O
R
D
P
S
Y
N
0
S
Y
N
1
I
D
R
Q
T
C
S
I
N
C
S
D
E
C
I
N
T
D
I
N
C
D
D
E
C
D
M
E
M
S
M
E
M
A1180-0A
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......