INTERRUPT CONTROL UNIT
8-30
External interrupt acknowledge cycles must be run for every maskable interrupt. Therefore, the
interrupt response time for every interrupt will be 55 clocks, as shown in Figure 8-21.
Figure 8-21. Interrupt Response Time in Slave Mode
8.5.3 Initializing the Interrupt Control Unit for Master Mode
Follow these steps to initialize the Interrupt Control Unit for Master mode.
1. Determine which interrupt sources you want to use.
2. Determine whether to use the default priority scheme or devise your own.
3. Program the Interrupt Control register for each interrupt source.
— For external interrupt pins, select edge or level triggering.
— For INT0 or INT1, enable cascade mode, special fully nested mode, or both, if you
wish to use them.
— If you are using a custom priority scheme, program the priority level for each interrupt
source.
4. Program the Priority Mask with a priority mask level, if you wish to mask interrupts based
on priority. (The default is level seven, which enables all interrupt levels.)
Clocks
5
4
2
4
5
4
3
4
4
4
3
4
4
5
Total 55
First instruction fetch
from interrupt routine
INTA
IDLE
INTA
IDLE
READ IP
IDLE
READ CS
IDLE
PUSH FLAGS
IDLE
PUSH CS
PUSH IP
IDLE
Interrupt presented to Interrupt Control Unit
Interrupt presented to external 82C59A
A1200-A0
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......