DIRECT MEMORY ACCESS UNIT
10-2
When the DMA request is granted, the Bus Interface Unit provides the bus signals for the DMA
transfer, while the DMA channel provides the address information for the source and destination
devices. The DMA Unit does not provide a discrete DMA acknowledge signal, unlike other DMA
controller chips (an acknowledge can be synthesized, however). The DMA channel continues
transferring data as long as the request is active and it has not exceeded its programmed transfer
limit.
Every DMA transfer consists of two distinct bus cycles: a fetch and a deposit (see Figure 10-1 on
page 10-2). During the fetch cycle, the byte or word is read from the data source and placed in an
internal temporary storage register. The data in the temporary storage register is written to the
destination during the deposit cycle. The two bus cycles are indivisible; they cannot be separated
by a bus hold request, a refresh request or another DMA request.
Figure 10-1. Typical DMA Transfer
TI
T1
T2
T3
CLKOUT
ALE
T4
T1
T2
T3
T4
WR
RD
AD15:0
Source
Address
Destination
Data
Destination
Address
Source
Data
Fetch
Deposit
A1186-0A
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......