C-11
INSTRUCTION SET DESCRIPTIONS
CWD
Convert Word to Doubleword:
CWD
Extends the sign of the word in register
AX throughout register DX. Use to
produce a double-length (doubleword)
dividend from a word prior to
performing word division.
Instruction Operands:
none
if
(AX) < 8000H
then
(DX)
←
0
else
(DX)
←
FFFFH
AF –
CF –
DF –
IF –
OF –
PF –
SF –
TF –
ZF –
DAA
Decimal Adjust for Addition:
DAA
Corrects the result of previously
adding two valid packed decimal
operands (the destination operand
must have been register AL). Changes
the content of AL to a pair of valid
packed decimal digits.
Instruction Operands:
none
if
((AL) and 0FH) > 9 or (AF) = 1
then
(AL)
←
(AL) + 6
(AF)
←
1
if
(AL) > 9FH or (CF) = 1
then
(AL)
←
(AL) + 60H
(CF)
←
1
AF
ü
CF
ü
DF –
IF –
OF ?
PF
ü
SF
ü
TF –
ZF
ü
DAS
Decimal Adjust for Subtraction:
DAS
Corrects the result of a previous
subtraction of two valid packed
decimal operands (the destination
operand must have been specified as
register AL). Changes the content of
AL to a pair of valid packed decimal
digits.
Instruction Operands:
none
if
((AL) and 0FH) > 9 or (AF) = 1
then
(AL)
←
(AL) – 6
(AF)
←
1
if
(AL) > 9FH or (CF) = 1
then
(AL)
←
(AL) – 60H
(CF)
←
1
AF
ü
CF
ü
DF –
IF –
OF ?
PF
ü
SF
ü
TF –
ZF
ü
Table C-4. Instruction Set (Continued)
Name
Description
Operation
Flags
Affected
NOTE: The three symbols used in the Flags Affected column are defined as follows:
– the contents of the flag remain unchanged after the instruction is executed
? the contents of the flag is undefined after the instruction is executed
ü
the flag is updated after the instruction is executed
Summary of Contents for 80C186EA
Page 1: ...80C186EA 80C188EA Microprocessor User s Manual...
Page 2: ...80C186EA 80C188EA Microprocessor User s Manual 1995...
Page 19: ......
Page 20: ...1 Introduction...
Page 21: ......
Page 28: ...2 Overview of the 80C186 Family Architecture...
Page 29: ......
Page 79: ......
Page 80: ...3 Bus Interface Unit...
Page 81: ......
Page 129: ......
Page 130: ...4 Peripheral Control Block...
Page 131: ......
Page 139: ......
Page 140: ...5 ClockGenerationand Power Management...
Page 141: ......
Page 165: ......
Page 166: ...6 Chip Select Unit...
Page 167: ......
Page 190: ...7 Refresh Control Unit...
Page 191: ......
Page 205: ......
Page 206: ...8 Interrupt Control Unit...
Page 207: ......
Page 239: ...INTERRUPT CONTROL UNIT 8 32...
Page 240: ...9 Timer Counter Unit...
Page 241: ......
Page 265: ......
Page 266: ...10 Direct Memory Access Unit...
Page 267: ......
Page 295: ...DIRECT MEMORY ACCESS UNIT 10 28...
Page 296: ...11 Math Coprocessing...
Page 297: ......
Page 314: ...12 ONCE Mode...
Page 315: ......
Page 318: ...A 80C186 Instruction Set Additions and Extensions...
Page 319: ......
Page 330: ...B Input Synchronization...
Page 331: ......
Page 334: ...C Instruction Set Descriptions...
Page 335: ......
Page 383: ...INSTRUCTION SET DESCRIPTIONS C 48...
Page 384: ...D Instruction Set Opcodes and Clock Cycles...
Page 385: ......
Page 408: ...Index...
Page 409: ......