
471
CHAPTER 17 UART
●
Clock selector
The clock selector selects the dedicated baud rate generator, external input clock, or internal clock (clock
supplied from the 16-bit reload timer) as the transmitting and receiving clocks.
●
Reception control circuit
The reception control circuit consists of a received bit counter, start bit detection circuit, and received
parity counter. The received bit counter counts receive data bits. When reception of one data item for the
specified data length is complete, the received bit counter generates a reception interrupt request. The start
bit detection circuit detects start bits from the serial input signal. When the circuit detects a start bit, it
writes data in the SIDR1 register by shifting at the specified transfer rate. The received parity counter
calculates the parity of the receive data.
●
Transmission control circuit
The transmission control circuit consists of a transmission bit counter, transmission start circuit, and
transmission parity counter. The transmission bit counter counts transmission data bits. When transmission
of one data item of the specified data length is complete, the transmission bit counter generates a
transmission interrupt request. The transmission start circuit starts transmission when data is written to
SODR0/SODR1. The transmission parity counter generates a parity bit for data to be transmitted when
parity is enabled.
●
Reception shift register
The reception shift register fetches receive data input from the SIN pin, shifting the data bit by bit. When
reception is complete, the reception shift register transfers receive data to the SIDR0/SIDR1 register.
●
Transmission shift register
The transmission shift register transfers data written to the SODR0/SODR1 register to itself and outputs the
data to the SOT pin, shifting the data bit by bit.
●
Mode control register 1 (SMC0/SMC1)
This register performs the following operations:
•
Selecting a UART operation mode
•
Selecting a clock input source
•
Setting up the dedicated baud rate generator
•
Selecting a clock rate (clock division value) when using the dedicated baud rate generator
•
Specifying whether to enable serial data output to the corresponding pin
•
Specifying whether to enable clock output to the corresponding pin
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......