
404
CHAPTER 15 MULTI-PULSE GENERATOR
■
Signal Flow Diagram for Reload Timer 0 or Position Detection by Setting OPS2 to
OPS0 = 100
B
or 101
B
Figure 15.6-10 Signal Flow Diagram for Reload Timer 0 or Position Detect (OPS2 to OPS0 = 100
B
or 101
B
)
At this setting the write signal is generated by the compare match or effective edge input of the position
detection or whenever the 16-bit reload timer 0 is underflow. The compare match is triggered by any
effective edge change in SNI2 to SNI0 pins.
■
OPDR Register Write Timing Diagram
(OPS2 to OPS0 = 001
B
, 010
B
, 011
B
, 100
B
, 101
B
, 110
B
, 111
B
)
Figure 15.6-11 OPDR Register Write Timing Diagram
(OPS2 to OPS0 = 001
B
, 010
B
, 011
B
, 100
B
, 101
B
, 110
B
, 111
B
)
POSITION
16-BIT RELOAD TIMER 0
TIN
TOUT
DETECTION
TIN0O
WTIN0
WTIN1
WTO
TIN0
SNI2 to
TIN0
WRITE
TIMING
DATA WRITE CONTROL UNIT
OPDBR0W
OPDBR0 WRITE SIGNAL
OUTPUT
Pin
Pin
SNI0
OPS2 to OPS0
WTO
001 or 010 or 011 or 100 or 101 or 110 or 111
OPDBR4[0]
BNKF,
RDA2 to RDA0
OPDBR1[0]
OPDBR7[0]
0100
0001
0111
OP00
(OPDR)
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......