
321
CHAPTER 14 MULTI-FUNCTIONAL TIMER
■
16-bit Output Compare Interrupts
Table 14.5-3 lists the interrupt control bits and interrupt causes of the 16-bit output compare.
In the 16-bit output compare, the IOP0/IOP1 bit of the compare control register (OCS0/OCS2/OCS4) is set
to "1" when 16-bit free-run timer value matches output compare register (OCCP0 to OCCP5). If an
interrupt request is enabled (OCS0/OCS2/OCS4:IOE0/IOE1 = 1) in this operation, the interrupt request is
output to the interrupt controller.
■
16-bit Output Compare Interrupts and EI
2
OS
Table 14.5-4 lists the 16-bit output compare interrupts and EI
2
OS
Table 14.5-3 Interrupt Control Bits and Interrupt Causes of the 16-bit Output Compare 0 to 5
16-bit output compare 0/1
16-bit output compare 2/3
16-bit output compare 4/5
Interrupt request flag bit
OCS0:IOP0/IOP1
OCS2:IOP0/IOP1
OCS4:IOP0/IOP1
Interrupt request enable bit
OCS0:IOE0/IOE1
OCS2:IOE0/IOE1
OCS4:IOE0/IOE1
Interrupt cause
16-bit free-run timer value
matches with output compare
register (OCCP0/OCCP1)
16-bit free-run timer value
matches with output compare
register (OCCP2/OCCP3)
16-bit free-run timer value
matches with output compare
register (OCCP4/OCCP5)
Table 14.5-4 16-bit Output Compare Interrupts and EI
2
OS
Channel
Interrupt
number
Interrupt control register
Vector table address
EI
2
OS
Register name
Address
Lower
Middle
Upper
Output compare 0 match
*1
#12 (0C
H
)
ICR00
0000B0
H
FFFFCC
H
FFFFCD
H
FFFFCE
H
O
Output compare 1 match
*2
#15 (0F
H
)
ICR02
0000B2
H
FFFFC0
H
FFFFC1
H
FFFFC2
H
Output compare 2 match
*3
#17 (11
H
)
ICR03
0000B3
H
FFFFB8
H
FFFFB9
H
FFFFBA
H
Output compare 3 match
*4
#19 (13
H
)
ICR04
0000B4
H
FFFFB0
H
FFFFB1
H
FFFFB2
H
Output compare 4 match
*5
#21 (15
H
)
ICR05
0000B5
H
FFFFA8
H
FFFFA9
H
FFFFAA
H
Output compare 5 match
*6
#23 (17
H
)
ICR06
0000B6
H
FFFFA0
H
FFFFA1
H
FFFFA2
H
*1: The same interrupt control register as that for 16-bit output compare 0 is assigned to A/D conversion termination.
*2: The same interrupt control register as that for 16-bit output compare 1 is assigned to 16-bit PPG timer 1.
*3: The same interrupt control register as that for 16-bit output compare 2 is assigned to 16-bit reload timer 1 underflow.
*4: The same interrupt control register as that for 16-bit output compare 3 is assigned to DTP/external interrupt channels 0/1 detection
DTTI0.
*5: The same interrupt control register as that for 16-bit output compare 4 is assigned to DTP/external interrupt channels 2/3 detection /
DTTI1.
*6: The same interrupt control register as that for 16-bit output compare 5 is assigned to PWC timer 1.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......