
320
CHAPTER 14 MULTI-FUNCTIONAL TIMER
14.5
Multi-functional Timer Interrupts
The multi-functional timer is enabled to generate interrupts in 16-bit free-run timer, 16-
bit output compare, 16-bit input capture and waveform generator.
■
16-bit Free-run Timer Interrupts
Table 14.5-1 lists the interrupt control bits and interrupt causes of the 16-bit free-run timer.
In the 16-bit free-run timer, the ICLR bit of the timer control status register (TCCSH) is set to "1" when
timer value matches compare clear register (CPCLR). If an interrupt request is enabled (TCCSH:ICRE =
1) in this operation, the interrupt request is output to the interrupt controller.
The IRQZF bit of the timer control status register (TCCSH) is set to "1" when timer value equals "0000
H
".
If an interrupt request is enabled (TCCSH:IRQZE = 1) in this operation, the interrupt request is output to
the interrupt controller.
■
16-bit Free-run Timer Interrupts and EI
2
OS
Table 14.5-2 lists the 16-bit free-run timer interrupts and EI
2
OS.
Table 14.5-1 Interrupt Control Bits and Interrupt Causes of the 16-bit Free-run Timer
16-bit free-run timer
Compare Clear
Zero Detect
Interrupt request flag bit
TCCSH:ICLR
TCCSH:IRQZF
Interrupt request enable bit
TCCSH:ICRE
TCCSH:IRQZE
Interrupt cause
16-bit free-run timer value matches with
compare clear
register (CPCLR)
16-bit free-run timer value equals zero
Table 14.5-2 16-bit Free-run Timer Interrupts and EI
2
OS
Channel
Interrupt
number
Interrupt control register
Vector table address
EI
2
OS
Register name
Address
Lower
Middle
Upper
Compare clear
*1
#34 (22
H
)
ICR11
0000BB
H
FFFF74
H
FFFF75
H
FFFF76
H
∆
Zero detect
*2
#31 (1F
H
)
ICR10
0000BA
H
FFFF80
H
FFFF81
H
FFFF82
H
*1: The same interrupt control register as that for 16-bit free-run timer compare clear is assigned to 16-bit input capture
channels 0/1.
*2: The same interrupt control register as that for 16-bit free-run timer zero detect is assigned to 16-bit PPG timer 2.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......