
343
CHAPTER 14 MULTI-FUNCTIONAL TIMER
14.6.4.2
Operation in Dead-time Timer Mode
The dead-time generator will input the real-time output (RT1/RT3/RT5), select PPG timer
0 pulse output, and output non-overlap signals (inverted signals) to external pins (RTO0
to RTO5).
■
Making Non-overlap Signals by using RT1/RT3/RT5 in Normal Polarity
(DTCR0/DTCR1/DTCR2:TMD2 to TMD0=100
B
)
When selecting non-overlap signal for an active level "0" (normal polarity) in DTCR0/DTCR1/
DTCR2:DMOD, a delay corresponding to the non-overlap time set in the TMRR0/TMRR1/TMRR2
register (16-bit timer register) is applied. The delay is applied at a rising edge of RT1/RT3/RT5 or its
falling edge. If RT1/RT3/RT5 pulse width is smaller than the set non-overlap time, the 16-bit timer will
restart down-counting from TMRR0/TMRR1/TMRR2 value at the next RT's edge.
Figure 14.6-25 Non-overlap Signal Generation by RT1/RT3/RT5 in Normal Polarity
Setting up registers:
• TCDT
:
0000
H
• TCCS
:
X--XXXXXX0X0XXX
B
• OCCP0 to OCCP5 : XXXX
H
(Compare value)
• TMRR0 to TMRR2 : XXXX
H
(Non-overlap timing setting)
• SIGCR
:
XXXXXXXX
B
(DTTI0 input and 16-bit timer count clock setting)
Note:
“
X
”
must be set according to the operation.
• CPCLR
:
XXXX
H
(Cycle setting)
• OCS0 to OCS5
: -XX1XXXXXXXXXX11
B
• DTCR0 to DTCR2 : 0XXXX100
B
Count
value
RT1
RTO0 (U)
RTO1 (X)
1 machine cycle
1.5 machine cycle
TMRR0 set value
Pin name
Output signal
RTO0 (U)
Signal with delay is applied at RT1 rising edge
RTO2 (V)
Signal with delay is applied at RT3 rising edge
RTO4 (W)
Signal with delay is applied at RT5 rising edge
RTO1 (X)
Inverted signal with delay is applied at RT1 falling edge
RTO3 (Y)
Inverted signal with delay is applied at RT3 falling edge
RTO5 (Z)
Inverted signal with delay is applied at RT5 falling edge
16-bit timer 0
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......