
104
CHAPTER 6 LOW POWER CONSUMPTION MODE
6.5.3
Stop Mode
Stop mode causes the source oscillation to stop and deactivates all functions. It
therefore saves the most power saving while data is being retained.
■
Switching to Stop Mode
Writing "1" to the STP bit of LPMCR triggers a switch to stop mode.
At this time, if the MCS bit of the clock selection register (CKSCR) is "0", the microcontroller enters PLL
stop mode. If the MCS bit of CKSCR is "1", the microcontroller enters main stop mode.
●
Data retention function
In stop mode, the contents of dedicated registers, such as accumulators and internal RAM, are retained.
●
Operation during an interrupt
Writing "1" to the STP bit of LPMCR during an interrupt request does not trigger switching to stop mode.
●
Pin state setting
Selection of whether the external pins retain the state they had immediately before switching to stop mode
or go to high-impedance with switching to stop mode can be controlled by the SPL bit of LPMCR.
■
Release of Stop Mode
The low power consumption control circuit releases stop mode. The release is caused by input of a reset or
by an interrupt.
Because the oscillation of the operating clock is halted before return to normal mode from stop mode, the
low power consumption control circuit puts the microcontroller into the oscillation stabilization wait state,
then releases stop mode.
●
Return to normal mode by a reset
When stop mode is released by a reset cause, the microcontroller is placed in the oscillation stabilization
wait and reset state after release from stop mode. The reset sequence proceeds after the oscillation
stabilization wait interval has elapsed.
●
Return to normal mode by a interrupt
If an interrupt request higher than level 7 is issued from a peripheral circuit during stop mode (when IL2,
IL1 and IL0 of the interrupt control register (ICR) are set to a value other than "111
B"
), the low power
consumption control circuit releases stop mode. After release, the CPU handles the interrupt as it would
any other interrupts. However, the CPU starts after the main clock oscillation stabilization wait interval
specified by the WS1 and WS0 bits of the clock selection register (CKSCR) has elapsed. The CPU
executes processing according to the settings of the I flag of the condition code register (CCR), interrupt
level mask register (ILM), and interrupt control register (ICR). If the interrupt is accepted, the CPU
executes interrupt processing. If the interrupt is not accepted, the CPU resumes the execution with the
instruction that follows the instruction in which switching to stop mode was specified.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......