
235
CHAPTER 12 16-BIT RELOAD TIMER
12.3
16-bit Reload Timer Pins
This section describes the pins of the 16-bit reload timer and provides a pin block
diagram.
■
16-bit Reload Timer Pins
The pins of the 16-bit reload timer are shared with the general-purpose ports. Table 12.3-1 lists the
functions of the pins, I/O format, and settings required to use the 16-bit reload timer.
■
Block Diagram of the 16-bit Reload Timer Pins
Figure 12.3-1 shows the block diagram of the16-bit reload timer pins.
Figure 12.3-1 Block Diagram of the 16-bit Reload Timer Pins
Table 12.3-1 16-bit reload timer pins
Pin name
Pin function
I/O format
Pull-up
option
Standby
control
Settings required for pins
P15/INT5/TIN0
Port 1 input-output / external
interrupt input /timer input
CMOS output /
CMOS hysteresis
input
Selection
allowed
Available
Setting for the input port
(DDR1: bit15 = 0)
P16/INT6/TO0
Port 1 input-output / external
interrupt input /timer output
Setting for timer output enable
(TMCSRL0: OUTE = 1)
P20/TIN1
Port 2 input-output / timer
input
Setting for the input port
(DDR2: bit0 = 0)
P21/TO1
Port 2 input-output / timer
output
Setting for timer output enable
(TMCSRL1: OUTE = 1)
In
te
rn
a
l d
a
t
a
bu
s
Re
s
o
u
rce inp
u
t (*1)
PDR (port d
a
t
a
regi
s
ter)
PDR re
a
d
O
u
tp
u
t l
a
tch
PDR write
DDR (port direction regi
s
ter)
Direction l
a
tch
DDR write
DDR re
a
d
Re
s
o
u
rce o
u
tp
u
t (*1)
Re
s
o
u
rce o
u
tp
u
t en
ab
led (*1)
S
t
a
nd
b
y control (
S
PL = 1)
Pin
s
S
t
a
nd
b
y control:
S
top, clock mode with
S
PL = 1
*1: Only pin
s
with peripher
a
l f
u
nction
s
a
re
us
ed for re
s
o
u
rce I/O.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......