
300
CHAPTER 14 MULTI-FUNCTIONAL TIMER
■
Output Compare Registers (OCCP0 to OCCP5)
Figure 14.4-11 Output Compare Registers (OCCP0 to OCCP5)
The output compare register is a 16-bit register which is used to compare the count value of 16-bit free-run
timer. The initial value of the output compare register is undetermined, so output compare buffer register
(OCCPB) must be set with a value before enabling the operation.
When the value of the output compare register matches the count value of 16-bit free-run timer, a compare
signal is generated to set the output compare interrupt flag (OCS0/OCS2/OCS4:IOP0/IOP1). If output level
is set (OCS1/OCS3/OCS5:OTD0/OTD1), the output level of RT0 to RT5 corresponding to the output
compare register (OCCP0 to OCCP5) can be reversed.
Word access to this register is recommended.
15
14
13
12
11
10
9
8
Output Compare Register (Upper)
7
6
5
4
3
2
1
0
Output Compare Register (Lower)
Address: ch.0 000071
H
ch.1 000073
H
ch.2 000075
H
ch.3 000077
H
ch.4 000079
H
ch.5 00007B
H
OCCP0 to
R
X
R
X
R
X
R
X
R
X
R
X
R
X
R
X
Initial value
Read/write
OP15
OP14
OP13
OP12
OP11 OP10
OP09
OP08
Address: ch.0 000070
H
ch.1 000072
H
ch.2 000074
H
ch.3 000076
H
ch.4 000078
H
ch.5 00007A
H
R
X
R
X
R
X
R
X
R
X
R
X
R
X
R
X
Initial value
Read/write
OCCP0 to
OP07
OP06
OP05
OP04
OP03 OP02
OP01
OP00
OCCP5
OCCP5
bit
bit
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......