
16
CHAPTER 1 OVERVIEW
45 to 48
46 to 49
53 to 56
P24 to P27
F
Port input
General-purpose I/O ports.
IN0 to IN3
Trigger input pins for input capture channels 0 to 3.
When input capture channels 0 to 3 are used for
input operation, these pins are enabled as required
and must not be used for any other I/P.
50 to 55
51 to 56
58 to 63
P30 to P35
G
General-purpose I/O ports.
RTO0 to
RTO5
Waveform generator output pins. These pins
output the waveforms specified at the waveform
generator. Output is generated when waveform
generator output is enabled.
58,59
59, 60
2, 3
P36, 37
H
General-purpose I/O ports.
PPG1*4,
PPG0
Output pins for PPG channels 1, 0. This function
is enabled when PPG channels 1, 0 enable output.
60
61
4
P40
F
General-purpose I/O ports.
SIN0
Serial data input pin for UART channel 0. While
UART
channel 0 is operating for input, the input of this
pin is used as required and must not be used for
any other input.
61
62
5
P41
F
General-purpose I/O ports.
SOT0
Serial data output pin for UART channel 0. This
function is enabled when UART channel 0 enables
data output.
62
63
6
P42
F
General-purpose I/O ports.
SCK0
Serial clock I/O pin for UART channel 0. This
function is enabled when UART channel 0 enables
clock output.
63
64
7
P43
F
General-purpose I/O ports.
SNI0*4
Trigger input pins for position detection of the
waveform sequencer. When pins 0 are used for
input operation, these pins are enabled as required
and must not be used for any other I/P.
64
1
8
P44
F
General-purpose I/O ports.
Table 1.6-1 Pin Description (3/5)
Pin no.
Pin name
I/O
circuit
Pin status
during reset
Function
QFP-
M09
*
1
QFP-
M06
*
2
SDIP
*
3
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......