
352
CHAPTER 14 MULTI-FUNCTIONAL TIMER
WARI:
CLRB I:ICLR ;Clears interrupt request flag
; :
; User processing
; :
RETI ;Returns from interrupt
CODE ENDS
;-------Vector setting------------------------------------------------------------------------------------------------
VECT CSEG ABS=0FFH
ORG 0FF74H ;Sets vector for interrupt #34 (22H)
DSL WARI
ORG 0FFDCH ;Sets reset vector
DSL START
DB 00H ;Sets single-chip mode
VECT ENDS
END START
■
Sample Program for 16-bit Output Compare
●
Processing
A output compare match interrupt is generated when the count value of 16-bit free-run timer is matched
with output compare 0.
•
The 16-bit free-run timer is used in up-count mode.
•
EI
2
OS is not used.
•
16 MHz is used for the machine clock, and 62.5 ns is used for the count clock of 16-bit free-run timer.
●
Coding example
ICR00 EQU 0000B0H ;Interrupt control register for the output compare 0
TCCS EQU 00005EH ;Timer control status register
CPCLRB EQU 000058H ;Compare clear buffer register
OCCP0 EQU 000070H ;Output compare register 0
OCCP1 EQU 000072H ;Output compare register 1
OCS01 EQU 00007CH ;Compare control register
IOP EQU OCS01:6 ;Interrupt request flag bit
;-------Main program------------------------------------------------------------------------------------------------
CODE CSEG
START:
; : ;Assumes that stack pointer (SP) has already been
initialized
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......