
367
CHAPTER 15 MULTI-PULSE GENERATOR
15.3
Multi-pulse Generator Pins
This section describes the pins of the Multi-pulse Generator and provides a pin block
diagram.
■
Pins of Multi-pulse Generator
Multi-pulse Generator uses P00/OPT0 to P05/OPT5, P43/SNI0 to P45/SNI2, P12/INT2/DTTI1 and P15/
INT5/TIN0.
●
P00/OPT0 to P05/OPT5 Pins
P00/OPT0 to P05/OPT5 pins can function either as a general-purpose I/O port (P00 to P05) or as waveform
output for Multi-pulse Generator.
Enabling waveform output bit (OPCLR: OPE5 to OPE0 = 111111
B
) automatically sets the P00/OPT0 to
P05/OPT5 pin as an output pin, regardless of the port data direction register (DDR0: bit5 to bit0) value, and
sets the pin to function as the OPT5 to OPT0 pin.
●
P43/SNI0 to P45/SNI2 Pins
P43/SNI0 to P45/SNI2 pins can function either as a general-purpose I/O port (P43 to P45) or as the position
detect input for Multi-pulse Generator.
Set P43/SNI0 to P45/SNI2 pins as an input port in the data direction register (DDR4: bit5 to bit3 = 000
B
)
when using as SNI2 to SNI0 pins.
●
P12/INT2/DTTI1 Pin
P12/INT2/DTTI1 pin can function either as a general-purpose I/O port (P12) or external interrupt INT2, or
as the DTTI1 input for Multi-pulse Generator.
Set P12/INT2/DTTI1 pin as an input port in the data direction register (DDR1: bit1 = 0) when using as
DTTI1 pins.
●
P15/INT5/TIN0 Pin
P15/INT5/TIN0 pin can function either as a general-purpose I/O port (P15) external interrupt INT5, or as
the input of 16-bit Reload Timer 0 for Multi-pulse Generator.
Set P15/INT5/TIN0 pin as an input port in the data direction register (DDR1: bit5 = 0) when using as TIN0
pins.
Summary of Contents for MB90460 Series
Page 1: ...The following document contains information on Cypress products ...
Page 3: ......
Page 5: ......
Page 9: ...iv ...
Page 41: ...22 CHAPTER 1 OVERVIEW ...
Page 45: ...26 CHAPTER 2 NOTES ON HANDLING DEVICES ...
Page 83: ...64 CHAPTER 3 CPU ...
Page 95: ...76 CHAPTER 4 RESET ...
Page 107: ...88 CHAPTER 5 CLOCK ...
Page 131: ...112 CHAPTER 6 LOW POWER CONSUMPTION MODE ...
Page 175: ...156 CHAPTER 7 INTERRUPT ...
Page 181: ...162 CHAPTER 8 MODE SETTING ...
Page 223: ...204 CHAPTER 9 I O PORT ...
Page 237: ...218 CHAPTER 10 TIME BASE TIMER ...
Page 247: ...228 CHAPTER 11 WATCHDOG TIMER ...
Page 275: ...256 CHAPTER 12 16 BIT RELOAD TIMER ...
Page 373: ...354 CHAPTER 14 MULTI FUNCTIONAL TIMER ...
Page 485: ...466 CHAPTER 16 PWC Timer ...
Page 531: ...512 CHAPTER 17 UART ...
Page 559: ...540 CHAPTER 19 DELAYED INTERRUPT GENERATOR MODULE ...
Page 589: ...570 CHAPTER 20 8 10 BIT A D CONVERTER ...
Page 601: ...582 CHAPTER 21 ROM CORRECTION FUNCTION ...
Page 633: ...614 CHAPTER 23 512K 1024K BIT FLASH MEMORY ...
Page 645: ...626 CHAPTER 24 EXAMPLE OF F2 MC 16LX MB90F462 F462A F463A CONNECTION FOR SERIAL WRITING ...
Page 715: ...696 APPENDIX ...
Page 716: ...697 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 739: ......