APPENDIX D INDEX
818
User’s Manual U14492EJ3V0UD
IDLE mode..................................................... 212, 220
idle state insertion function .................................... 127
illegal opcode definition ......................................... 197
image ....................................................................... 70
IMR0 to IMR3......................................................... 182
initialization ............................................................ 723
input clock selection............................................... 206
in-service priority register....................................... 183
INTC ........................................................................ 38
integral linearity error ............................................. 676
interframe space .................................................... 537
internal block diagram.............................................. 37
internal flash memory area ...................................... 73
internal RAM area .................................................... 75
internal ROM area ................................................... 73
internal ROM area relocation function ..................... 75
internal units ............................................................ 38
interrupt control register ......................................... 179
interrupt controller .................................................... 38
interrupt factors...................................................... 163
interrupt mask registers 0 to 3 ............................... 182
interrupt response time .......................................... 202
interrupt source register ........................................... 65
interrupt trigger mode selection ............................. 185
interrupt/exception processing function ................. 164
interrupt/exception source list ................................ 165
interrupt/exception table........................................... 73
INTM0 .................................................................... 171
INTM1, INTM2 ....................................................... 185
INTP0 to INTP6 ....................................................... 48
INTP100, INTP101 .................................................. 49
INTP110, INTP111 .................................................. 49
INTP20 to INTP25 ................................................... 50
INTP30, INTP31 ...................................................... 50
introduction .............................................................. 30
ISPR ...................................................................... 183
ITRG0 .................................................................... 656
[L]
link pointer ............................................................... 64
list of pin functions ................................................... 41
lock register ........................................................... 211
LOCKR .................................................................. 211
LWR......................................................................... 54
[M]
M_CONF00 to M_CONF31.................................... 560
M_CTRL00 to M_CTRL31 ..................................... 552
M_DATAn0 to M_DATAn7 (n = 00 to 31) .............. 556
M_DLC00 to M_DLC31 ......................................... 550
M_IDL00 to M_IDL31 and M_IDH00 to M_IDH31 . 558
M_STAT00 to M_STAT31 ..................................... 562
M_TIME00 to M_TIME31 ...................................... 555
mask function ........................................................ 528
maskable interrupt status flag................................ 184
maskable interrupts ............................................... 172
MEMC...................................................................... 38
memory access control function ............................ 132
memory block function........................................... 111
memory controller.................................................... 38
memory map............................................................ 72
message formats ................................................... 531
message processing.............................................. 527
MODE0 to MODE2 .................................................. 57
multi-cast ............................................................... 540
multi-master........................................................... 540
multiple interrupt servicing control ......................... 201
[N]
NBD event address register .................................. 635
NBD event condition setting register ..................... 634
NBD function ........................................... 39, 627, 632
NBDH, NBDHL, NBDHU........................................ 637
NBDL, NBDLL, NBDLU ......................................... 637
NBDMDH............................................................... 639
NBDMDL ............................................................... 639
NBDMSH ............................................................... 638
NBDMSL................................................................ 638
next address setting function ................................. 159
NMI .......................................................................... 48
noise eliminator ..................................................... 713
non-maskable interrupt.......................................... 167
non-maskable interrupt status flag......................... 171
normal operation mode.................................... 67, 763
notes on target system design............................... 793
NP ......................................................................... 171
NRC10................................................................... 716
NRC11................................................................... 716
NRC3..................................................................... 717
number of access clocks ....................................... 116
[O]
OCTLE0, OCTLE0H, OCTLE0L ............................ 349
ODELE0, ODELE0H, ODELE0L............................ 357
on-chip peripheral I/O area ...................................... 76
on-chip peripheral I/O registers ............................... 81
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...