21
User’s Manual U14492EJ3V0UD
LIST OF FIGURES (3/8)
Figure No.
Title
Page
9-40
Interrupt Generation Timing in PWM Mode 0 (Symmetric Triangular Wave), PWM Mode 1
(Asymmetric Triangular Wave): In Case of Interrupt Culling Ratio of 1/2 ..................................................... 293
9-41
Interrupt Generation Timing in PWM Mode 2 (Sawtooth Wave): In Case of Interrupt
Culling Ratio of 1/1 ....................................................................................................................................... 294
9-42
Interrupt Generation Timing in PWM Mode 2 (Sawtooth Wave): In Case of Interrupt Culling
Ratio of 1/2................................................................................................................................................... 295
9-43
TO0n0 to TO0n5 Output Timing in PWM Mode 0 (Symmetric Triangular Wave), PWM Mode 1
(Asymmetric Triangular Wave) ..................................................................................................................... 296
9-44
TO0n0 to TO0n5 Output Timing in PWM Mode 2 (Sawtooth Wave) ............................................................ 297
9-45
Block Diagram of Timer 1............................................................................................................................. 301
9-46
TM1n Block Diagram (During PWM Output Operation)................................................................................ 321
9-47
PWM Signal Output Example (When ALVT10 Bit = 0 Is Set) ....................................................................... 321
9-48
Mode 1 (When Rising Edge Is Specified as Valid Edge of TIUD1n Pin) ...................................................... 323
9-49
Mode 1 (When Rising Edge Is Specified as Valid Edge of TIUD1n Pin): In Case of Simultaneous
TIUD1n, TCUD1n Pin Edge Timing.............................................................................................................. 324
9-50
Mode 2 (When Rising Edge Is Specified as Valid Edge of TIUD1n, TCUD1n Pins)..................................... 324
9-51
Mode 3 (When Rising Edge Is Specified as Valid Edge of TIUD1n Pin) ...................................................... 325
9-52
Mode 3 (When Rising Edge Is Specified as Valid Edge of TIUD1n Pin):
In Case of Simultaneous TIUD1n, TCUD1n Pin Edge Timing...................................................................... 325
9-53 Mode
4 ......................................................................................................................................................... 326
9-54
Example of TM1n Operation When Interval Operation and Transfer Operation Are Combined ................... 327
9-55
Example of TM1n Operation in UDC Mode .................................................................................................. 329
9-56
Clear Operation upon Match with CM1n0 During TM1n Up Count Operation .............................................. 330
9-57
Clear Operation upon Match with CM1n1 During TM1n Down Count Operation ......................................... 330
9-58
Count Value Clear Operation upon Compare Match .................................................................................... 331
9-59
Internal Operation During Transfer Operation .............................................................................................. 332
9-60
Interrupt Output upon Compare Match (CM1n1 with Operation Mode Set to General-Purpose
Timer Mode and Count Clock Set to f
CLK
/2).................................................................................................. 333
9-61
TM1UBDn Flag Operation............................................................................................................................ 333
9-62
Block Diagram of Timer 2............................................................................................................................. 338
9-63 Edge
Detection
Timing ................................................................................................................................. 359
9-64
Timer 2 Up Count Timing (When TCRE0 Register’s UDSEn1, UDSEn0 Bits = 00B, ECEEn Bit = 0,
ECREn Bit = 0, CLREn Bit = 0, CASE1 Bit = 0) ........................................................................................... 360
9-65
External Control Timing of Timer 2 (When TCRE0 Register’s UDSEn1, UDSEn0 Bits = 00B,
OSTEn Bit = 0, CEEn Bit = 1, CASE1 Bit = 0).............................................................................................. 361
9-66
Operation in Timer 2 Up/Down Count Mode (When TCRE0 Register’s ECEEn Bit = 0,
ECREn Bit = 0, CLREn Bit = 0, OSTEn Bit = 0, CEEn Bit = 1, CASE1 Bit = 0)............................................ 362
9-67
Timing in 32-Bit Cascade Operation Mode (When TCRE0 Register’s UDSEn1, UDSEn0 Bits = 00B,
ECEEn Bit = 0, ECREn Bit = 0, CLREn Bit = 0, OSTEn Bit = 0, CEEn Bit = 1, CASE1 Bit = 1)................... 363
9-68
Block Diagram of Timer 2 Multiplex Count Generator .................................................................................. 364
9-69
Multiplex Count Timing................................................................................................................................. 365
9-70
Capture Operation: 16-Bit Buffer-Less Mode (When Operation Is Delayed Through Setting of LNKEy
Bit of CMSEx0 Register, and CMSEx0 Register’s CCSEy Bit = 0, BFEEy Bit = 0, EEVEy Bit = 1,
and CSCE0 Register’s SEVEy Bit = 0)......................................................................................................... 366
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...