CHAPTER 7 INTERRUPT/EXCEPTION PROCESSING FUNCTION
188
User’s Manual U14492EJ3V0UD
(1/2)
7
TESUD01
SESA10
6
TESUD00
5
CESUD01
4
CESUD00
3
IES1011
2
IES1010
1
IES1001
0
IES1000
Address
FFFFF5EDH
Initial value
00H
TIUD10, TCUD10
TCLR10
INTP101
INTP100
7
TESUD11
SESA11
6
TESUD10
5
CESUD11
4
CESUD10
3
IES1111
2
IES1110
1
IES1101
0
IES1100
Address
FFFFF60DH
Initial value
00H
TCLR11
TIUD11, TCUD11
INTP111
INTP110
Bit Position
Bit Name
Function
Specifies the valid edge of the TIUD10, TIUD11, TCUD10, and TCUD11 pins.
TESUDn1
TESUDn0
Valid Edge
0
0
Falling edge
0
1
Rising edge
1
0
Setting prohibited
1
1
Both rising and falling edges
7, 6
TESUDn1,
TESUDn0
Cautions 1. The values set to the TESUDn1 and TESUDn0 bits are valid only in
UDC mode A
Note 1
and UDC mode B
Note 1
.
2. If TM1n operation has been specified in mode 4
Note 2
, the valid edge
specification (TESUDn1 and TESUDn0 bits) for the TIUD1n and
TCUD1n pins is invalid.
Specifies the valid edge of the TCLR10 and TCLR11 pins.
CESUDn1
CESUDn0
Valid Edge
0
0
Falling edge
0
1
Rising edge
1
0
Low level
1
1
High level
5, 4
CESUDn1,
CESUDn0
The setting values of the CESUDn1 and CESUDn0 bits and the operation of TM1n
are as follows.
00: TM1n cleared after detection of TCLR1n rising edge
01: TM1n cleared after detection of TCLR1n falling edge
10: TM1n holds cleared status while TCLR1n input is low level
11: TM1n holds cleared status while TCLR1n input is high level
Caution
The values set to the CESUDn1 and CESUDn0 bits are valid only in
UDC mode A
Note 1
.
Remark
n = 0, 1
Notes 1.
See
9.2.4 (2) Timer unit mode registers 0, 1 (TUM0, TUM1)
2.
See
9.2.4 (6) Prescaler mode registers 10, 11 (PRM10, PRM11)
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...