CHAPTER 9 TIMER/COUNTER FUNCTION (REAL-TIME PULSE UNIT)
352
User’s Manual U14492EJ3V0UD
(2/2)
Bit Position
Bit Name
Function
11, 3
LNKEn
Selects capture event signal input from edge selection and specifies transfer
operation in compare register mode.
0: Select ED1 signal input in capture register mode.
In the compare register mode, the data of the CVSEn0 register is transferred to
the CVPEn0 register upon occurrence of TM2x compare match (TM2x = timer/
counter selected with bits TB1En, TB0En).
1: Select ED2 signal input in capture register mode.
In the compare register mode, the data of the CVSEn0 register is transferred to
the CVPEn0 register when the TM2x count value becomes “0” (TM2x = timer/
counter selected with bits TB1En, TB0En).
10, 2
CCSEn
Selects capture/compare register operation mode.
0: Capture register mode
1: Compare register mode
Sets sub-channel n timer/counter.
TB1En
TB0En
Sub-Channel n Timer/Counter
0
0
Don’t use sub-channel n.
0
1
Set TM20 to sub-channel n.
1
0
Set TM21 to sub-channel n.
1
1
32-bit mode
Note
(select both TM20 and TM21.)
9, 8, 1, 0
TB1En, TB0En
Note
In the 32-bit mode, influence of the BFEEn bit is ignored. Also, the CVSEn0
register cannot be used as a buffer in this mode.
Caution
When the TB1En, TB0En bits are set to “11”, set the CASE1 bit of
the TCRE0 register to “1”.
Remark
n = 1, 2
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...