27
User’s Manual U14492EJ3V0UD
LIST OF TABLES (1/3)
Table No.
Title
Page
1-1
Differences Between V850E/IA1 and V850E/IA2 ........................................................................................... 31
1-2
Differences Between V850E/IA1 and V850E/IA2 Register Setting Values..................................................... 31
3-1 Program
Registers ......................................................................................................................................... 64
3-2
System Register Numbers ............................................................................................................................. 65
3-3 Interrupt/Exception
Table ............................................................................................................................... 74
4-1
Bus Priority Order......................................................................................................................................... 130
6-1
Relationship Between Transfer Type and Transfer Object........................................................................... 158
6-2
External Bus Cycles During DMA Transfer (Two-Cycle Transfer) ................................................................ 159
7-1
Interrupt/Exception Source List ................................................................................................................... 165
7-2
Addresses and Bits of Interrupt Control Registers ....................................................................................... 180
8-1
Clock Generator Operation Using Power Save Control................................................................................ 214
8-2
Operation Status in HALT Mode .................................................................................................................. 218
8-3
Operation After HALT Mode Is Released by Interrupt Request.................................................................... 219
8-4
Operation Status in IDLE Mode.................................................................................................................... 220
8-5
Operation After IDLE Mode Is Released by Interrupt Request..................................................................... 221
8-6
Operation Status in Software STOP Mode................................................................................................... 222
8-7
Operation After Software STOP Mode Is Released by Interrupt Request .................................................... 223
8-8
Counting Time Examples (f
XX
= 10
×
f
X
) ....................................................................................................... 225
9-1
Timer 0 Operation Modes............................................................................................................................. 230
9-2
Output Status of External Pulse Output (In Case of TO0n0) ........................................................................ 256
9-3
Timer 0 (TM0n) Operation Modes ................................................................................................................ 258
9-4
Timer 1 Configuration List ............................................................................................................................ 300
9-5
Timer 1 (TM1n) Clear Conditions ................................................................................................................. 303
9-6
Capture Trigger Signal (TM1n) to 16-Bit Capture Register .......................................................................... 320
9-7
List of Count Operations in UDC Mode ........................................................................................................ 322
9-8
Timer 2 Configuration List ............................................................................................................................ 336
9-9
Capture/Compare Operation Sources .......................................................................................................... 337
9-10
Output Level Sources During Timer Output ................................................................................................. 337
9-11
Meaning of Signals in Block Diagram........................................................................................................... 339
9-12
Timer 3 Configuration List ............................................................................................................................ 378
9-13
TO3 Output Control ...................................................................................................................................... 395
9-14
Timer 4 Configuration List ............................................................................................................................ 404
10-1
Generated Interrupts and Default Priorities .................................................................................................. 425
10-2
Reception Error Causes ............................................................................................................................... 434
10-3
Baud Rate Generator Setting Data .............................................................................................................. 442
10-4
Maximum and Minimum Allowable Baud Rate Error .................................................................................... 444
10-5
Default Priority of Generated Interrupts........................................................................................................ 458
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...