19
User’s Manual U14492EJ3V0UD
LIST OF FIGURES (1/8)
Figure No.
Title
Page
3-1
CPU Address Space ...................................................................................................................................... 69
3-2
Image on Address Space ............................................................................................................................... 70
3-3 Memory
Map .................................................................................................................................................. 72
3-4
Internal ROM/Internal Flash Memory Area..................................................................................................... 73
3-5
Internal ROM Area in Single-Chip Mode 1 ..................................................................................................... 75
3-6
Recommended Memory Map ......................................................................................................................... 80
3-7
Programmable Peripheral I/O Register (Outline)............................................................................................ 92
4-1
Example When CSC0 Register Is Set to 0703H .......................................................................................... 114
4-2
Example of Wait Insertion ............................................................................................................................ 126
5-1
SRAM, External ROM, External I/O Access Timing .................................................................................... 133
6-1
DMAC Bus Cycle (Two-Cycle Transfer) State Transition ............................................................................. 153
6-2
Single Transfer Example 1 ........................................................................................................................... 154
6-3
Single Transfer Example 2 ........................................................................................................................... 154
6-4
Single Transfer Example 3 ........................................................................................................................... 155
6-5
Single Transfer Example 4 ........................................................................................................................... 155
6-6
Single-Step Transfer Example 1 .................................................................................................................. 156
6-7
Single-Step Transfer Example 2 .................................................................................................................. 156
6-8
Buffer Register Configuration ....................................................................................................................... 160
7-1
Servicing Configuration of Non-Maskable Interrupt ...................................................................................... 168
7-2
Acknowledging Non-Maskable Interrupt Request ........................................................................................ 169
7-3
RETI Instruction Processing......................................................................................................................... 170
7-4
Servicing Configuration of Maskable Interrupt.............................................................................................. 173
7-5
RETI Instruction Processing......................................................................................................................... 174
7-6
Example of Servicing in Which Another Interrupt Request Is Issued While an Interrupt
Is Being Serviced ........................................................................................................................................ 176
7-7
Example of Servicing Interrupt Requests Generated Simultaneously .......................................................... 178
7-8
Software Exception Processing.................................................................................................................... 194
7-9
RETI Instruction Processing......................................................................................................................... 195
7-10
Exception Trap Processing .......................................................................................................................... 198
7-11
Restore Processing from Exception Trap..................................................................................................... 198
7-12
Debug Trap Processing................................................................................................................................ 199
7-13
Restore Processing from Debug Trap .......................................................................................................... 200
7-14
Pipeline Operation at Interrupt Request Acknowledgement (Outline) .......................................................... 203
8-1
Power Save Mode State Transition Diagram ............................................................................................... 213
9-1
Block Diagram of Timer 0 (Mode 0: Symmetric Triangular Wave, Mode 1: Asymmetric
Triangular Wave).......................................................................................................................................... 228
9-2
Block Diagram of Timer 0 (Mode 2: Sawtooth Wave)................................................................................... 229
9-3
Timer 00 and Timer 01 Clock ....................................................................................................................... 234
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...