CHAPTER 1 INTRODUCTION
37
User's Manual U14492EJ3V0UD
1.6
Configuration of Function Block
1.6.1 Internal block diagram
UART0
BRG0
UART1
BRG1
UART2
BRG2
CSI0
CSI1
FCAN
NBD
Note 3
RPU
TM0: 2 ch
TM1: 2 ch
TM2: 2 ch
TM3: 1 ch
TM4: 1 ch
INTC
SIO
NMI
INTP0 to INTP6
INTP20 to INTP25
INTP30, INTP31
INTP100, INTP101
INTP110, INTP111
ESO0, ESO1
TO000 to TO005,
TO010 to TO015
TIUD10/TO10,
TCUD10, TCLR10
TIUD11/TO11,
TCUD11, TCLR11
TI2, TCLR2, TO21 to TO24
TI3/TCLR3, TO3
TXD0
RXD0
TXD1
RXD1
ASCK1
TXD2
RXD2
ASCK2
SO0
SI0
SCK0
SO1
SI1
SCK1
CTXD
CRXD
CLK_DBG
SYNC
AD0_DBG to AD3_DBG
TRIG_DBG
Note 1
SRAMC
ROMC
DMAC
PC
32-bit
barrel
shifter
Multiplier
32
×
32 64
CPU
ROM
RAM
BCU
ALU
MEMC
HLDRQ
HLDAK
CS0 to CS7
CKSEL
CLKOUT
X1
X2
CV
DD
CV
SS
PDL0 to PDL15
PDH0 to PDH7
PCS0 to PCS7
PCT0 to PCT7
PCM0 to PCM4
P40 to P47
P30 to P37
P20 to P27
P10 to P15
P00 to P07
ADTRG0
ANI00 to ANI07
AV
SS
AV
REF0
AV
DD
ADTRG1
ANI10 to ANI17
AV
SS
AV
REF1
AV
DD
MODE0 to MODE2
RESET
V
DD5
V
SS5
V
DD3
V
SS3
V
PP
Note 4
UWR
LWR
WAIT
A16 to A23
AD0 to AD15
System
register
General-
purpose
registers
32bits
×
32
Ports
ADC0
ADC1
CG
System
controller
BRG3
10 KB
RD
ASTB
Note 2
Instruction
queue
Notes 1.
µ
PD703116: 256 KB (mask ROM)
µ
PD70F3116: 256 KB (flash memory)
2.
Incorporated in
µ
PD70F3116 only.
µ
PD703116 is as follows.
TRIG_DBG: IC1, AD0_DBG to AD3_DBG: IC2, SYNC: IC3, CLK_DBG: IC4
3.
µ
PD70F3116 only.
4.
µ
PD70F3116 only.
In the
µ
PD703116, the V
PP
pin is assigned as the IC5 pin.
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...