CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
134
User’s Manual U14492EJ3V0UD
Figure 5-1. SRAM, External ROM, External I/O Access Timing (2/5)
(b) On a read (0 wait, address setup wait, address hold wait state insertion)
TASW
T1
TAHW
Address
Address
T2
T3
Data
H
CLKOUT (Output)
A16 to A23 (Output)
AD0 to AD15 (I/O)
ASTB (Output)
RD (Output)
UWR, LWR (Output)
CSn (Output)
WAIT (Input)
Remarks 1.
The circles indicate the sampling timing.
2.
Broken lines indicate high impedance.
3.
n = 0 to 7
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...