CHAPTER 9 TIMER/COUNTER FUNCTION (REAL-TIME PULSE UNIT)
290
User’s Manual U14492EJ3V0UD
(2) Interrupt generation timing
The interrupt generation timing with the count clock setting (PRM02 to PRM00 bits of the TMC0n register) to
TM0n in the various modes is described below.
Figure 9-37. Interrupt Generation Timing in PWM Mode 0 (Symmetric Triangular Wave), PWM Mode 1
(Asymmetric Triangular Wave)
(a) When count clock = f
CLK
0002H
0001H 0002H 0001H 0000H 0001H 0002H 0001H 0000H 0001H 0002H 0001H 0000H 0001H 0002H 0001H 0000H 0001H 0002H 0001H 0000H
CM0n3
TM0n
INTCM0n3
INTTM0n
f
CLK
(b) When count clock = f
CLK
/4
0002H
0000H
0001H
0002H
0001H
0000H
CM0n3
TM0n
INTCM0n3
INTTM0n
f
CLK
Cautions 1. INTCM0n3 is generated at the next f
CLK
after detection of TM0n and CM0n3 match.
2. INTTM0n is generated at the next f
CLK
after detection of TM0n and 0000H match.
3. INTTM0n is generated at the next f
CLK
after detection of TM0n and 0000H match, even if
the count clock is 1/2, 1/8, 1/16, or 1/32.
Remarks 1.
n = 0, 1
2.
f
CLK
: Base clock
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...