CHAPTER 10 SERIAL INTERFACE FUNCTION
User’s Manual U14492EJ3V0UD
510
Figure 10-30. Repeat Transfer (Transmission/Reception) Timing Chart
dout-1
dout-1
SCKn (I/O)
SOn (output)
SIn (input)
SOTBFLn
register
SOTBLn
register
SIOLn
register
SIRBLn
register
Reg_WR
Reg_RD
CSOTn bit
INTCSIn
interrupt
rq_clr
trans_rq
dout-2
dout-3
dout-4
dout-5
dout-2
dout-3
dout-4
dout-5
din-1
din-1
SOTBFn (d1)
SOTBn (d2)
SOTBn (d3)
SOTBn (d4)
SOTBn (d5)
SIRBn (d1)
SIRBn (d2)
<
5
>
<
7
>
<
8
>
<
4
>
<
5
>
<
4
>
<
6
>
Period during which
next transfer can be
reserved
<
5
>
<
4
>
<
3
>
<
2
>
<
1
>
SIRBn (d3)
SIRBn (d4)
SIOn (d5)
din-2
din-3
din-4
din-5
din-2
din-3
din-4
din-5
Remarks 1.
n = 0, 1
2.
Reg_WR: Internal signal. This signal indicates that the transmit data buffer register (SOTBn/
SOTBLn) has been written.
Reg_RD:
Internal signal. This signal indicates that the receive data buffer register (SIRBn/
SIRBLn) has been read.
rq_clr: Internal signal. Transfer request clear signal.
trans_rq: Internal signal. Transfer request signal.
In the case of the repeat transfer mode, two transfer requests are set at the start of the first transfer.
Following the transmission/reception completion interrupt request (INTCSIn), transfer is continued if the
SOTBn register can be written within the next transfer reservation period. If the SOTBn register cannot
be written, transfer ends and the SIRBn register does not receive the new value of the SIOn register.
The last receive data can be obtained by reading the SIOn register following completion of the transfer.
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...