CHAPTER 8 CLOCK GENERATION FUNCTION
213
User’s Manual U14492EJ3V0UD
Table 8-1 shows the operation of the clock generator in normal operation mode, HALT mode, IDLE mode, and
software STOP mode.
An effective low power consumption system can be realized by combining these modes and switching modes
according to the required use.
Figure 8-1. Power Save Mode State Transition Diagram
Note
INTPn (n = 0 to 6, 20 to 25)
However, when a digital filter using clock sampling is selected as the noise eliminator for INTP20 to
INTP25, the software STOP or IDLE mode cannot be released.
Normal operation mode
Software STOP mode
Set STOP mode
IDLE mode
Set IDLE mode
Release according to RESET,
NMI, or maskable interrupt
Note
Set HALT mode
Release according to RESET,
NMI, or maskable interrupt
HALT mode
Release according to RESET,
NMI, or maskable interrupt
Note
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...