APPENDIX D INDEX
817
User’s Manual U14492EJ3V0UD
description of pin functions ...................................... 48
DETIC0, DETIC1 ................................................... 179
device internal processing ..................................... 740
differential linearity error ........................................ 675
direct mode.................................................... 206, 212
DMA addressing control registers 0 to 3................ 145
DMA bus states ..................................................... 152
DMA channel control registers 0 to 3..................... 147
DMA channel priorities .......................................... 159
DMA controller................................................. 38, 138
DMA destination address registers 0H to 3H......... 142
DMA destination address registers 0L to 3L .......... 143
DMA destination address setting register DH ........ 639
DMA destination address setting register DL ........ 639
DMA disable status register................................... 149
DMA functions ....................................................... 138
DMA restart register .............................................. 149
DMA source address registers 0H to 3H ............... 140
DMA source address registers 0L to 3L ................ 141
DMA source address setting register SH............... 638
DMA source address setting register SL ............... 638
DMA transfer count registers 0 to 3 ....................... 144
DMA transfer end .................................................. 162
DMA transfer start factors...................................... 161
DMA trigger factor registers 0 to 3......................... 150
DMAC ...................................................................... 38
DMAC bus cycle state transition............................ 153
DMAIC0 to DMAIC3 .............................................. 179
DRST..................................................................... 149
DSA0H to DSA3H.................................................. 140
DSA0L to DSA3L................................................... 141
DTFR0 to DTFR3 .................................................. 150
DTM00 to DTM02 .................................................. 231
DTM10 to DTM12 .................................................. 231
DTRR0, DTRR1..................................................... 231
DWC0, DWC1 ....................................................... 124
[E]
ECR......................................................................... 65
edge detection function ......................................... 171
electrical specifications.......................................... 763
element pointer........................................................ 64
end of frame .......................................................... 536
entry program ........................................................ 740
EP.......................................................................... 196
error active ............................................................ 537
error frame............................................................. 538
error passive.......................................................... 537
ESO0, ESO1 ........................................................... 48
event detection function ........................................ 634
EVTU_A ................................................................ 635
EVTU_C ................................................................ 634
exception status flag.............................................. 196
exception trap........................................................ 197
extended format mode .......................................... 530
external bus cycles during DMA transfer............... 159
external interrupt mode register 0 ......................... 171
external interrupt mode registers 1, 2.................... 185
external memory area ............................................. 77
external memory expansion .................................... 78
external wait function............................................. 126
[F]
FCAN clock selection register ............................... 549
FCAN controller..................................................... 520
FEM0 to FEM5 .............................................. 191, 719
flash information .................................................... 747
flash memory......................................................... 729
flash memory control ............................................. 736
flash memory programming
by self-programming.............................................. 739
flash memory programming mode........... 67, 737, 789
flash programming mode control register .............. 749
FLPMC .................................................................. 749
forcible interruption................................................ 161
forcible termination ................................................ 162
full-scale error ....................................................... 675
function overview (FCAN controller)...................... 520
function overview (timer 0) .................................... 227
function overview (timer 1) .................................... 298
function overview (timer 2) .................................... 334
function overview (timer 3) .................................... 377
function overview (timer 4) .................................... 403
[G]
general-purpose registers ....................................... 64
general-purpose timer mode ................................. 302
global pointer........................................................... 64
[H]
HALT mode ................................................... 212, 218
HLDAK .................................................................... 53
HLDRQ.................................................................... 53
[I]
ID........................................................................... 184
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...