CHAPTER 18 ELECTRICAL SPECIFICATIONS
782
User’s Manual U14492EJ3V0UD
(6) Timer input timing
(T
A
= –40 to
++++
85
°°°°
C:
µµµµ
PD703116, 703116(A), 70F3116, 70F3116(A),
T
A
= –40 to
++++
110
°°°°
C:
µµµµ
PD703116(A1), 70F3116(A1),
V
DD3
= CV
DD
= 3.0 to 3.6 V, V
DD5
= 5 V
±±±±
0.5 V, V
SS3
= V
SS5
= CV
SS
= 0 V,
output pin load capacitance: C
L
= 50 pF)
Parameter
Symbol
Conditions
MIN.
MAX.
Unit
TIUDn, TCUDn high-/low-level width
<62>
t
WUDH,
t
WUDL
n = 10, 11
5T + 10
ns
TIUDn, TCUDn input time difference
<63>
t
PHUD
n = 10, 11
2T + 10
ns
n = 10, 11, 2 (other than for
through input), 3
5T + 10
ns
TCLRn high-/low-level width
<64>
t
WTCH,
t
WTCL
n = 2 (for through input
Note
)
2T + 10
ns
n = 2 (other than for through
input), 3
5T + 10
ns
TIn high-/low-level width
<65>
t
WTIH,
t
WTIL
n = 2 (for through input
Note
)
2T + 10
ns
Note
When setting the timer 2 count clock/control edge selection register 0 (CSE0)’s CESE1 bit to 1 and CESE0 bit
to 0.
Remarks 1.
T: Digital filter sampling clock
T
can be selected by setting the following registers.
•
When using TIUDn, TCUDn, and TCLRn (n = 10, 11), the following cycles can be selected by
setting the NRCn1 and NRCn0 bits of timer n noise elimination time selection register (NRCn).
When f
XX
/2 is selected for the timer n base clock: f
XX
/2, f
XX
/4, f
XX
/8, f
XX
/16
When f
XX
/4 is selected for the timer n base clock: f
XX
/4, f
XX
/8, f
XX
/16, f
XX
/32
•
When using TCLR2 and TI2, the following cycles can be selected by setting the PRM2 bit of the
timer 1/timer 2 clock selection register (PRM02).
When f
XX
/2 is selected for the timer 2 base clock: f
XX
/2
When f
XX
/4 is selected for the timer 2 base clock: f
XX
/4
•
When using TCLR3 and TI3, the following cycles can be selected by setting the NRC31 and
NRC30 bits of timer 3 noise elimination time selection register (NRC3).
When f
XX
is selected for the timer 3 base clock: f
XX
/2, f
XX
/4, f
XX
/8, f
XX
/16
When f
XX
/2 is selected for the timer 3 base clock: f
XX
/4, f
XX
/8, f
XX
/16, f
XX
/32
2.
f
XX
: Internal system clock frequency
Remark
m = 10, 11 n = 10, 11, 2, 3 x = 2, 3
<62>
TIUDm (input)
TCUDm (input)
TCLRn (input)
TIx (input)
<62>
<62>
<62>
<63>
<63>
<63>
<63>
<64>
<64>
<65>
<65>
Содержание V850E/IA1 mPD703116
Страница 2: ...2 User s Manual U14492EJ3V0UD MEMO...