13.5.22
IRQSTATUS_RAW Register (offset = 58h) [reset = 0h]
...............................................
13.5.23
IRQSTATUS Register (offset = 5Ch) [reset = 0h]
......................................................
13.5.24
IRQENABLE_SET Register (offset = 60h) [reset = 0h]
................................................
13.5.25
IRQENABLE_CLEAR Register (offset = 64h) [reset = 0h]
............................................
13.5.26
CLKC_ENABLE Register (offset = 6Ch) [reset = 0h]
..................................................
13.5.27
CLKC_RESET Register (offset = 70h) [reset = 0h]
....................................................
14
Ethernet Subsystem
.......................................................................................................
14.1
Introduction
..............................................................................................................
14.1.1
Features
.......................................................................................................
14.1.2
Unsupported Features
.......................................................................................
14.2
Integration
...............................................................................................................
14.2.1
Ethernet Switch Connectivity Attributes
...................................................................
14.2.2
Ethernet Switch Clock and Reset Management
..........................................................
14.2.3
Ethernet Switch Pin List
.....................................................................................
14.2.4
Ethernet Switch RMII Clocking Details
....................................................................
14.2.5
GMII Interface Signal Connections and Descriptions
....................................................
14.2.6
RMII Signal Connections and Descriptions
...............................................................
14.2.7
RGMII Signal Connections and Descriptions
.............................................................
14.3
Functional Description
.................................................................................................
14.3.1
CPSW_3G Subsystem
.......................................................................................
14.3.2
CPSW_3G
.....................................................................................................
14.3.3
Ethernet Mac Sliver (CPGMAC_SL)
.......................................................................
14.3.4
Command IDLE
...............................................................................................
14.3.5
RMII Interface
.................................................................................................
14.3.6
RGMII Interface
...............................................................................................
14.3.7
Common Platform Time Sync (CPTS)
.....................................................................
14.3.8
MDIO
...........................................................................................................
14.4
Software Operation
.....................................................................................................
14.4.1
Transmit Operation
...........................................................................................
14.4.2
Receive Operation
...........................................................................................
14.4.3
Initializing the MDIO Module
................................................................................
14.4.4
Writing Data to a PHY Register
............................................................................
14.4.5
Reading Data from a PHY Register
........................................................................
14.4.6
Initialization and Configuration of CPSW
..................................................................
14.5
Ethernet Subsystem Registers
.......................................................................................
14.5.1
CPSW_ALE Registers
.......................................................................................
14.5.2
CPSW_CPDMA Registers
..................................................................................
14.5.3
CPSW_CPTS Registers
.....................................................................................
14.5.4
CPSW_STATS Registers
...................................................................................
14.5.5
CPDMA_STATERAM Registers
............................................................................
14.5.6
CPSW_PORT Registers
.....................................................................................
14.5.7
CPSW_SL Registers
.........................................................................................
14.5.8
CPSW_SS Registers
........................................................................................
14.5.9
CPSW_WR Registers
........................................................................................
14.5.10
Management Data Input/Output (MDIO) Registers
.....................................................
15
Pulse-Width Modulation Subsystem (PWMSS)
...................................................................
15.1
Pulse-Width Modulation Subsystem (PWMSS)
....................................................................
15.1.1
Introduction
....................................................................................................
15.1.2
Integration
.....................................................................................................
15.1.3
PWMSS Registers
...........................................................................................
15.2
Enhanced PWM (ePWM) Module
....................................................................................
15.2.1
Introduction
....................................................................................................
15.2.2
Functional Description
.......................................................................................
8
Contents
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated