USB Registers
16.5.5.46 RXHPCRA10 Register (offset = 94Ch) [reset = 0h]
RXHPCRA10 is shown in
and described in
Figure 16-197. RXHPCRA10 Register
31
30
29
28
27
26
25
24
Reserved
RX_HOST_FDQ1_QMGR
RX_HOST_FDQ1_QNUM
W-0h
W-0h
23
22
21
20
19
18
17
16
RX_HOST_FDQ1_QNUM
W-0h
15
14
13
12
11
10
9
8
Reserved
RX_HOST_FDQ0_QMGR
RX_HOST_FDQ0_QNUM
W-0h
W-0h
7
6
5
4
3
2
1
0
RX_HOST_FDQ0_QNUM
W-0h
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 16-209. RXHPCRA10 Register Field Descriptions
Bit
Field
Type
Reset
Description
29-28
RX_HOST_FDQ1_QMGR
W
0h
This field specifies which Buffer Manager should be used for the
second Rx buffer in a host type packet.
27-16
RX_HOST_FDQ1_QNUM
W
0h
This field specifies which Free Descriptor / Buffer Pool should be
used for the 2nd Rx buffer in a host type packet
13-12
RX_HOST_FDQ0_QMGR
W
0h
This field specifies which Buffer Manager should be used for the
second Rx buffer in a host type packet.
11-0
RX_HOST_FDQ0_QNUM
W
0h
This field specifies which Free Descriptor / Buffer Pool should be
used for the 1st Rx buffer in a host type packet Table
100 -Rx Channel N Host Packet Configuration Registers A
1985
SPRUH73H – October 2011 – Revised April 2013
Universal Serial Bus (USB)
Copyright © 2011–2013, Texas Instruments Incorporated