22-21. Transmit DMA Event (AXEVT) Generation in TDM Time Slots
..................................................
22-22. Individual Serializer and Connections Within McASP
.............................................................
22-23. Receive Format Unit
...................................................................................................
22-24. Transmit Format Unit
...................................................................................................
22-25. McASP I/O Pin Control Block Diagram
..............................................................................
22-26. Processor Service Time Upon Transmit DMA Event (AXEVT)
...................................................
22-27. Processor Service Time Upon Receive DMA Event (AREVT)
...................................................
22-28. McASP Audio FIFO (AFIFO) Block Diagram
.......................................................................
22-29. Data Flow Through Transmit Format Unit, Illustrated
.............................................................
22-30. Data Flow Through Receive Format Unit, Illustrated
..............................................................
22-31. Transmit Clock Failure Detection Circuit Block Diagram
..........................................................
22-32. Receive Clock Failure Detection Circuit Block Diagram
...........................................................
22-33. Serializers in Loopback Mode
........................................................................................
22-34. Interrupt Multiplexing
...................................................................................................
22-35. Audio Mute (AMUTE) Block Diagram
................................................................................
22-36. DMA Events in an Audio Example–Two Events (Scenario 1)
....................................................
22-37. DMA Events in an Audio Example–Four Events (Scenario 2)
....................................................
22-38. DMA Events in an Audio Example
...................................................................................
22-39. Revision Identification Register (REV)
...............................................................................
22-40. Power Idle SYSCONFIG Register (PWRIDLESYSCONFIG)
.....................................................
22-41. Pin Function Register (PFUNC)
......................................................................................
22-42. Pin Direction Register (PDIR)
.........................................................................................
22-43. Pin Data Output Register (PDOUT)
..................................................................................
22-44. Pin Data Input Register (PDIN)
.......................................................................................
22-45. Pin Data Set Register (PDSET)
......................................................................................
22-46. Pin Data Clear Register (PDCLR)
....................................................................................
22-47. Global Control Register (GBLCTL)
...................................................................................
22-48. Audio Mute Control Register (AMUTE)
..............................................................................
22-49. Digital Loopback Control Register (DLBCTL)
.......................................................................
22-50. Digital Mode Control Register (DITCTL)
............................................................................
22-51. Receiver Global Control Register (RGBLCTL)
.....................................................................
22-52. Receive Format Unit Bit Mask Register (RMASK)
.................................................................
22-53. Receive Bit Stream Format Register (RFMT)
......................................................................
22-54. Receive Frame Sync Control Register (AFSRCTL)
................................................................
22-55. Receive Clock Control Register (ACLKRCTL)
......................................................................
22-56. Receive High-Frequency Clock Control Register (AHCLKRCTL)
................................................
22-57. Receive TDM Time Slot Register (RTDM)
..........................................................................
22-58. Receiver Interrupt Control Register (RINTCTL)
....................................................................
22-59. Receiver Status Register (RSTAT)
...................................................................................
22-60. Current Receive TDM Time Slot Registers (RSLOT)
..............................................................
22-61. Receive Clock Check Control Register (RCLKCHK)
..............................................................
22-62. Receiver DMA Event Control Register (REVTCTL)
................................................................
22-63. Transmitter Global Control Register (XGBLCTL)
..................................................................
22-64. Transmit Format Unit Bit Mask Register (XMASK)
................................................................
22-65. Transmit Bit Stream Format Register (XFMT)
......................................................................
22-66. Transmit Frame Sync Control Register (AFSXCTL)
...............................................................
22-67. Transmit Clock Control Register (ACLKXCTL)
.....................................................................
22-68. Transmit High-Frequency Clock Control Register (AHCLKXCTL)
...............................................
22-69. Transmit TDM Time Slot Register (XTDM)
.........................................................................
77
SPRUH73H – October 2011 – Revised April 2013
List of Figures
Copyright © 2011–2013, Texas Instruments Incorporated